# **OKI** Semiconductor

# **MSM6669**

80-DOT LCD SEGMENT DRIVER

# **GENERAL DESCRIPTION**

The MSM6669 is a dot matrix LCD segment driver which is fabricated using CMOS low power silicon gate technology.

This LSI consists of 80-bit latches I and II, 80-bit level shifter, and 80-bit 4-level driver. It latches the 4-bit parallel display data from the LCD controller LSI or microcontroller, and then outputs the signal for the LCD driving.

# FEATURES

- Logic supply voltage : 2.7V to 5.5V
- LCD driving voltage : 14V to 28V
- Applicable LCD duty : 1/64 to 1/256
- Bias voltage can be supplied externally
- LCD output
- 4-bit parallel data processing has improved the transfer speed to 1/4 that of the conventional serial transfer, thereby achieving low power consumption
- Applicable common driver : MSM6778 (120 outputs)

: 80

• Structure:

TCP mounting with 35mm wide film (Product name: MSM6669AV-Z-05) Sn-plated Outer lead pitch : 220µm

User area : 7.5mm

### **BLOCK DIAGRAM**



# **PIN CONFIGURATION (TOP VIEW)**



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Condition                                    | Rating                        | Unit |
|---------------------|------------------|----------------------------------------------|-------------------------------|------|
| Supply Voltage (1)  | V <sub>DD</sub>  | Ta=25°C                                      | -0.3 to +6.5                  | V    |
| Supply Voltage (2)  | V <sub>LCD</sub> | Ta=25°C, V <sub>DD</sub> – V <sub>EE</sub> * | 0 to 30                       | V    |
| Input Voltage       | VI               | Ta=25°C                                      | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature | T <sub>STG</sub> |                                              | -30 to +85                    | °C   |

\*  $V_1 > V_3 > V_4 > V_{EE}$ ,  $V_{DD} \ge V_1 > V_3 \ge V_{DD} - 10V$ ,  $V_{EE} + 10V \ge V_4 > V_{EE}$ 

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol           | Condition                          | Min. | Тур. | Max. | Unit |
|-----------------------|------------------|------------------------------------|------|------|------|------|
| Supply Voltage (1)    | V <sub>DD</sub>  | —                                  | 2.7  | 5.0  | 5.5  | V    |
| Supply Voltage (2)    | V <sub>LCD</sub> | V <sub>DD</sub> –V <sub>EE</sub> * | 14   | —    | 28   | V    |
| Operating Temperature | T <sub>op</sub>  | —                                  | -20  | —    | 75   | °C   |

\*  $V_1 > V_3 > V_4 > V_{EE}$ ,  $V_{DD} \ge V_1 > V_3 \ge V_{DD} - 7V$ ,  $V_{EE} + 7V \ge V_4 > V_{EE}$ 

#### ELECTRICAL CHARACTERISTICS DC Characteristics

|                    |                    |                                                                                                                                                                   |    | $(V_{DD} =$         | (V <sub>DD</sub> = 2.7 to 5.5V, Ta = -20 to +75°C) |                                                  |      |  |
|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------|----------------------------------------------------|--------------------------------------------------|------|--|
| Parameter          | Symbol             | Condition                                                                                                                                                         |    | Min.                | Тур.                                               | Max.                                             | Unit |  |
| "H" Input Voltage  | V <sub>IH</sub> *1 |                                                                                                                                                                   |    | 0.8 V <sub>DD</sub> |                                                    | V <sub>DD</sub>                                  | V    |  |
| "L" Input Voltage  | V <sub>IL</sub> *1 |                                                                                                                                                                   |    |                     |                                                    | 0.2 V <sub>DD</sub>                              | V    |  |
| "H" Input Current  | I <sub>IH</sub> *1 | $V_{IH} = V_{DD}$                                                                                                                                                 |    | V <sub>SS</sub>     | —                                                  | 1                                                | μA   |  |
| "L" Input Current  | I <sub>IL *1</sub> | $V_{IL} = 0V$                                                                                                                                                     |    | _                   | —                                                  | -1                                               | μA   |  |
| "H" Output Voltage | V <sub>0H</sub> *2 | I <sub>0</sub> = -0.2mA                                                                                                                                           |    | $V_{DD} - 0.4$      | _                                                  | —                                                | V    |  |
| "L" Output Voltage | V <sub>0L</sub> *2 | l <sub>0</sub> = 0.2mA                                                                                                                                            |    | _                   | _                                                  | 0.4                                              | V    |  |
| On Resistance      | R <sub>ON</sub> *4 | $V_{DD} - V_{EE} = 25V$<br>$V_{DD} = 2.7V$<br>$ V_N - V_0  = 0.25V$                                                                                               | *3 |                     | 1.5                                                | 3.0                                              | kΩ   |  |
| Stand-by Current   | I <sub>DDSBY</sub> | $\label{eq:cp} \begin{array}{l} f_{CP} = 6.0MHz, V_{DD} = 3.0V \\ V_{DD} - V_{EE} = 25V \\ No \mbox{ load}, f_{LOAD} = 21.6 \mbox{ Hz} \end{array}$               | *5 |                     |                                                    | 0.3                                              | mA   |  |
| Supply Current (1) | I <sub>DD1</sub>   | $\label{eq:constraint} \begin{array}{l} f_{CP} = 6.0 MHz,  V_{DD} = 3.0 V \\ V_{DD} - V_{EE} = 25 V \\ No \mbox{ load},  f_{LOAD} = 21.6 \mbox{ kHz} \end{array}$ | *6 |                     | _                                                  | 1.5 (V <sub>DD</sub> )<br>1.0 (V <sub>EE</sub> ) | mA   |  |
| Supply Current (2) | IV                 | $f_{CP} = 6.0MHz, V_{DD} = 3.0V$ $V_{DD} - V_{EE} = 25V$ $No \ load, f_{LOAD} = 21.6kHz$                                                                          | *7 | _                   |                                                    | 100                                              | μA   |  |
| Input Capacitance  | Cl                 | f = 1MHz                                                                                                                                                          |    | _                   | 5                                                  | _                                                | pF   |  |

\*1 Applicable to LOAD, CP,  $D_0$  to  $D_3$ ,  $\overline{E_I}$ , DF,  $\overline{\text{DISP OFF}}$  pins.

\*2 Applicable to  $\overline{E_O}$  pin.

\*3  $V_N = V_1$  to  $V_{EE}$ ,  $V_4 = 14/16$  ( $V_{DD} - V_{EE}$ ),  $V_3 = 2/16$  ( $V_{DD} - V_{EE}$ ),  $V_{DD} = V_1$ .

- \*4 Applicable to  $O_1$  to  $O_{80}$  pins.
- \*5 Display data 1010,  $f_{DF} = 45$ Hz, current that flows from  $V_{DD}$  to Vss when the display data is not clocked in.
- \*6 Display data 1010,  $f_{DF}$  = 45Hz, current (V<sub>DD</sub>) that flows from V<sub>DD</sub> to V<sub>SS</sub> and V<sub>EE</sub>, and current (V<sub>EE</sub>) that flows from V<sub>DD</sub> to V<sub>EE</sub> when the display data is clocked in.
- \*7 Display data 1010,  $f_{DF}$  = 45Hz, current that flows to each of the V<sub>1</sub>, V<sub>3</sub> and V<sub>4</sub> pins.

## **Switching Characteristics**

|                                    |                                      | (V <sub>DD</sub> = 2.7 to | o 5.5V, Ta | = -20 to + | -75°C, CL | = 15pF) |
|------------------------------------|--------------------------------------|---------------------------|------------|------------|-----------|---------|
| Parameter                          | Symbol                               | Condition                 | Min.       | Тур.       | Max.      | Unit    |
| Clock Frequency                    | f <sub>CP</sub>                      | Duty = 50%                |            |            | 6.5       | MHz     |
| Clock Pulse Width                  | t <sub>W1</sub>                      | —                         | 56         | —          |           | ns      |
| Rise/Fall Time                     | t <sub>r</sub> , t <sub>f</sub>      | —                         |            | —          | 20        | ns      |
| Data Setup Time                    | t <sub>DSU</sub>                     | —                         | 50         | —          |           | ns      |
| Data Hold Time                     | t <sub>DHD</sub>                     | _                         | 50         | _          | _         | ns      |
| Load Pulse Width                   | t <sub>W2</sub>                      | _                         | 70         |            |           | ns      |
| Load Setup Time                    | t <sub>LSU</sub>                     | —                         | 80         | _          |           | ns      |
| $Load \to Clock \ Time$            | t <sub>LC</sub>                      | _                         | 80         | _          | _         | ns      |
| "H", "L" Propagation<br>Delay Time | t <sub>PLH</sub><br>t <sub>PHL</sub> | —                         |            | _          | 236       | ns      |
| $\overline{E_I}$ Setup Time        | t <sub>ESU</sub>                     | —                         | 50         |            |           | ns      |



#### FUNCTIONAL DESCRIPTION

#### Pin Functional Description

#### • $\overline{E_{I}}, \overline{E_{O}}$

These are enable signal input and output pins. When a cascade connection is required, set the first MSM6669's  $\overline{E_I}$  pin at "L" level and connect the  $\overline{E_O}$  pin to the next MSM6669's  $\overline{E_I}$  pin. When a single MSM6669 is used,  $\overline{E_I}$  should be set at "L" level.

#### • CP

This is a pin for clocking the display data in. Display data is stored into the latch (I) at the falling edge of a clock pulse. A clock pulse through this pin is enabled when the enable F/F is set, and disabled when it is not set.

#### • LOAD

This is an input pin to latch the display data of one line stored in the latch (I). At the falling edge of a load pulse, the display data stored in the latch (I) is transferred to the latch (II). The control circuit to save the power is reset and the display data on the next line can be stored.

#### • DF

Synchronous signal input pin for alternate signal for LCD driving.

#### • V<sub>DD</sub>, V<sub>SS</sub>

These are power supply pins of this IC. The  $V_{DD}$  pin is generally set to 2.7 to 5.5V.  $V_{SS}$  is a grounding pin, which is generally set to 0V.

#### • 01 to 080

These are output pins of the 4-level driver of this IC, which correspond directly to the bits of the 80-bit latch (II). One of the four levels  $V_1$ ,  $V_3$ ,  $V_4$ , and  $V_{EE}$  is selected and output by a combination of the latch contents (display data) and a DF signal. See the truth table. Connect the output pins to the liquid crystal panel on the segment side.

#### DISP OFF

This is an input pin to control the output pins  $O_1$  to  $O_{80}$ . During low signal input, signals on the  $V_1$  level are output from the output pins  $O_1$  to  $O_{80}$  irrespective of display data. See the truth table.

#### • D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub>

These are display data input pins. Display data is input in synchronization with a clock pulse. Table 1 gives the relation between the display data, DF, liquid crystal drive output, and liquid crystal display.

| Display data | DF | Liquid crystal driv | e output           | Liquid crystal display |
|--------------|----|---------------------|--------------------|------------------------|
| L            | L  | Non-select level    | (V <sub>3</sub> )  | OFF                    |
| Н            | L  | Select level        | (V <sub>1</sub> )  | ON                     |
| L            | Н  | Non-select level    | (V <sub>4</sub> )  | OFF                    |
| Н            | Н  | Select level        | (V <sub>EE</sub> ) | ON                     |

#### • SHL

This is an input pin used to change the loading direction of display data. Table 2 shows the correspondence between the bit positions of the 4-bit data ( $D_0$  to  $D_3$ ), its loading direction, and driver outputs ( $O_1$  to  $O_{80}$ ).

| SHL | Direction of data loading                       |                        |  |  |  |
|-----|-------------------------------------------------|------------------------|--|--|--|
|     | $D_0 \rightarrow 0_1 \rightarrow 0_5$           | ····· 0 <sub>77</sub>  |  |  |  |
|     | $D_1  \rightarrow  0_2  \rightarrow  0_6$       | ·····► 0 <sub>78</sub> |  |  |  |
| L   | $D_2  \rightarrow \ O_3  \rightarrow \ O_7$     | ► 0 <sub>79</sub>      |  |  |  |
|     | $D_3 \rightarrow 0_4 \rightarrow 0_8$           | ····· 0 <sub>80</sub>  |  |  |  |
|     | $D_0  \rightarrow  0_{80}  \rightarrow  0_{76}$ | ·····► 0 <sub>4</sub>  |  |  |  |
|     | $D_1  \rightarrow  0_{79}  \rightarrow  0_{75}$ | ·····► 0 <sub>3</sub>  |  |  |  |
| Н   | $D_2  \rightarrow  0_{78}  \rightarrow  0_{74}$ | ····· 0₂               |  |  |  |
|     | $D_3  \rightarrow  O_{77}  \rightarrow  O_{73}$ | ····· 0₁               |  |  |  |
|     | Ť                                               | Ť                      |  |  |  |
|     | Last data                                       | First data             |  |  |  |

#### Table 2

#### • V<sub>1</sub>, V<sub>3</sub>, V<sub>4</sub>, V<sub>EE</sub>

Bias supply voltage pins to drive the LCD. Bias voltages for the LCD driving are supplied from an external source.

#### **Truth Table**

| DF | Latch Data | DISP OFF | Driver Output Level (O <sub>1</sub> - O <sub>80</sub> ) |
|----|------------|----------|---------------------------------------------------------|
| L  | L          | Н        | V3                                                      |
| L  | Н          | Н        | V <sub>1</sub>                                          |
| Н  | L          | Н        | V4                                                      |
| Н  | Н          | Н        | V <sub>EE</sub>                                         |
| Х  | Х          | L        | V <sub>1</sub>                                          |

X: Don't care

#### NOTES ON USE

Note the following when turning power on and off:

The LCD drivers of this IC require a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences:

When turning power on:

First  $V_{DD}$  ON, next  $V_{EE}$ ,  $V_4$ ,  $V_3$ ,  $V_1$  ON. Or both ON at the same time.

When turning power off:

First  $V_{EE}$ ,  $V_4$ ,  $V_3$ ,  $V_1$  OFF, next  $V_{DD}$  OFF. Or both OFF at the same time.