## **OKI** Semiconductor MSM548332 278,400-Word × 12-Bit Field Memory ### DESCRIPTION The MSM548332 is a 3.3-Mbit, 960 bits × 290 lines, Field Memory. Access is done line by line. The line address must be set each time a line is changed. This version: Jan. 1998 Previous version: Dec. 1996 More than two MSM548332s can be cascaded directly without any delay devices between them. Cascading MSM548332s provides larger capacity and longer delay. X serial address input enables random initial address setting of serial access in a page. Other than the random address setting, MSM548332 has several types of address set modes such as line hold, address jump to initial address and line increment. Self refresh function releases the MSM548332 from being applied external refresh control clocks even though it contains dynamic type memory cells. MSM548332 has write mask function or input enable function (IE), and read-data skipping function or output enable function (OE). The MSM548332 is especially designed for digital TVs and VTRs for consumer use and video cameras. The MSM548332 is not designed for high end use in such applications as medical systems, professional graphics systems which require long term picture storage, data storage systems and others. ### **FEATURES** - $960 \times 290 \times 12$ -bit configuration - Line by line access - X serial address inputs for random serial initial bit address - Asynchronous operation - Serial read and write cycle times Read cycle: 30 ns/50 ns Write cycle: 30 ns/50 ns - Low operating supply voltage: 3.3 V ±0.3 V - Self-refresh - Various address reset mode for picture processing - Write mask function (Input enable control) - Data skipping function (Output enable control) - Package: 44-pin 400 mil plastic TSOP (Type II) (TSOPII44-P-400-0.80-K) (Product : MSM548332-xxTS-K) xx indicates speed rank. ### **PIN CONFIGURATION (TOP VIEW)** | Pin Name | F | Function | |-----------------|---------------------------------------|---------------------------------| | Pin Name | Address Setting Cycle | Serial Read/Write Cycle | | RCLK | Read Port, X Serial Address Strobes | Read Port, Serial Read Clock | | RE | _ | Read Port, Read Enable | | D00 - 11 | _ | Read Port, Data Output | | RR | Read Port, Address Reset Mode Enable | _ | | RXINC | Read Port, X Address Increment | _ | | RADE/RX | Read Port, X Address Input Enable | | | NAUE/NA | Read Port, X Address Reset | _ | | RXAD | Read Port, X Serial Address Data | _ | | 0E | _ | Output Enable | | WCLK | Write Port, X Serial Address Strobes | Write Port, Serial Write Clock | | WE | _ | Write Port, Write Enable | | DIN0 - 11 | _ | Write Port, Input Data | | WR/TR | Write Port, Address Reset Mode Enable | Write Port, Write Data Transfer | | WXINC | Write Port, X Address Increment | _ | | WADE/RX | Write Port, X Address Input Enable | | | WADE/KX | Write Port, X Address Reset | _ | | WXAD | Write Port, X Serial Address Data | _ | | IE | _ | Input Enable | | V <sub>CC</sub> | Power Sup | pply Voltage (3.3 V) | | V <sub>SS</sub> | Gi | round (0 V) | Note: Same power supply voltage level must be provided to every $V_{CC}$ pin. Same ground voltage level must be provided to every $V_{SS}$ pin. **BLOCK DIAGRAM** ### WCLK WE Refresh Write Buffer DIN0 to DIN11 Counter WCLK ○→ Write Register WADE/RX ○ WXAD ○→ WR/TR ○ WXINC O-X-Address Decoder Controller Memory Cell Array Memory $960 \times 290 \times 12$ bits RCLK ○→ RADE/RX ○─► RXAD ○→ RR ○→ Read Register RXINC ○→ D<sub>OUT</sub> Buffer D00 to D011 $V_{BB}$ Generator 9 RCLK RE 0E ### **PIN FUNCTION** ### **READ RELATED** ### **RCLK: Read Clock** RCLK is the read control clock input. Synchronized with RCLK's rising edge, serial read access from read ports is executed when both RE and OE are high. The internal counter for the serial read address is incremented automatically on the rising edge of RCLK. In a read address set cycle, all the read address bits which were input from RXAD pin are stored into internal address registers synchronized with RCLK. In this address set cycle, RADE/RX must be held high and RR must be held low. In the read address reset cycle, various read address reset modes can be set synchronously with RCLK. These reset cycles work to replace complicated serial address control which requires many RCLK clocks with a simple reset cycle control requiring only a single RCLK cycle. It greatly facilitates memory access. ### RE: Read Enable RE is a read enable clock input. RE enables or disables both internal read address pointers and dataout buffers. When RE is high, the internal read address pointer is incremented synchronously with RCLK. When RE is low, even if the RCLK is input, the internal read address pointer is not incremented. ### **OE: Output Enable** OE is an output enable clock input. OE enables or disables data-outs. OE high level enables the outputs. The internal read address pointer is always incremented by cycling RCLK regardless of OE level. ### DO0-11: Data-Outs DO0-11 are serial data-outs. Data is output synchronously with RCLK when OE is high. The output enable/disable operation through OE input is performed synchronously with OE and asynchronously with RCLK. ### **RR: Read Reset** RR is a read reset control input. Read address reset modes are defined when RR level is high according to the "FUNCTION TABLE for read". ### **RXINC: Read X Address Increment** RXINC is a read X address (or line address) increment control input. In the read address reset cycle, defined by RR high, the X address (or line address) is incremented by 1 when RXINC is pulled high with RADE/RX low. ### RADE/RX: Read Address Enable/Read X Address Reset Logic Function RADE/RX is a dual function control input. RADE, one of the two functions of RADE/RX, is a read address enable input. In the read address set cycle, defined by RR high, X address (or line address) input from the RXAD pin are latched into internal read X address register synchronously with RCLK. RX, the second function of RADE/RX, works as an element to set read X address (or line address) reset mode. In an address reset mode cycle, defined by RR high, read X address is reset to 0 when RADE/RX is pulled high with RXINC low. ### RXAD: Read X Address RXAD is a read X address (or line address) input. RXAD specifies the line address. 9 bits of read X address data are input serially from RXAD. ### WRITE RELATED ### **WCLK: Write Clock** WCLK is a write control clock input. Synchronized with WCLK's rising edge, serial write access into write ports is executed when WE is high and IE is high. According to WCLK clocks, the internal counter for the serial address is incremented automatically. In a write address set cycle, all the write addresses which were input from WXAD are stored into internal address registers synchronously with WCLK. In this address set cycle, WADE/RX must be held high and WR/TR must be held low. In the write address reset cycle, various write address reset modes can be set synchronously with WCLK. These reset cycles replace complicated serial address control with simple reset cycle control which requires only one WCLK cycle. It greatly facilitates memory access. ### **WE: Write Enable** WE is a write enable clock input. WE enables or disables both internal write address pointers and data-in buffers. When WE is high, the internal write address pointer is incremented synchronously with WCLK. When WE is low, even if WCLK is input, the internal write address pointer is not incremented. ### DIN0-11: Data-Ins DIN0-11 are serial data-ins. Corresponding data-in-buffers are masked by IE. ### WR/TR: Write Reset/Write Transfer WR/TR is a write reset control input. Write address reset modes are defined when WR/TR level is high according to the "FUNCTION TABLE for write". When the write operation on a line is terminated, be sure to perform a write transfer operation by WR/TR in order to store the written data in the write register to corresponding memory cells. ### **WXINC: Write X Address Increment** WXINC is a write X address (or line address) increment control input. In the write address reset cycle, defined by WR/TR high, the write X address (or line address) is incremented when WXINC and WADE/RX are high. ### WADE/RX: Write Address Enable/Write X Address Reset Logic Function WADE/RX is a dual functional control input. WADE, one of the two functions of WADE/RX, is a write address enable input. In the write address reset cycle, defined by WR/TR high, X address (or line address) input from WXAD is latched into internal write X address register synchronously with WCLK. ### **WXAD: Write X Address** WXAD is a write X address (or line address) input. WXAD specifies line address. 9 bits of write X address data are input serially from WXAD. ### IE: Input Enable IE is an input enable which controls the write operation. When IE is high, the input operation is enabled. When IE is low, the write operation is masked. When WE signal is high, and IE low, the internal serial write address pointer is incremented on the rising edge of WCLK without actual write operations. This function facilitates picture in picture function in a TV system. ### **OPERATION MODE** ### Write ### 1. Write operation Before the write operation begins, X address (or line address) must be input to set the initial bit address for the following serial write access. When WE and IE are high, a set of serial 12-bit-width write data on DIN0-11 is written into write registers attached to the DRAM memory arrays temporarily on the rising edge of WCLK. Following 12-bit-width serial input data is written into the memory locations in the write register designated by an internal write address pointer which is advanced by WCLK. This enables continuous serial write on a line. When write clock WCLK and read clock RCLK are tied together and are controlled by a common clock or CLK, more than two MSM548332s can be cascaded directly without any delay devices between the MSM548332s because the read timing is delayed by one CLK cycle to the write timing. When the write operation on a line is terminated, be sure to perform a write transfer operation by WR/TR in order to store the written data in the write registers to the corresponding memory cells in the DRAM memory arrays. ### 2. Write address pointer increment operation The write address pointer is incremented synchronously with WCLK when WE is high. Relationship between the WE and IE input levels, Write Address pointer, and data input status | WCL | ( Rise | Internal Write | Data lanut | |-----|--------|-----------------|--------------| | WE | IE | Address Pointer | Data Input | | Н | Н | Ingramantad | Inputted | | Н | L | Incremented | Not Inputted | | L | _ | Stopped | Not Inputted | When WE and IE are high, the write operation is enabled. If IE level goes low while WCLK is active, the write operation is halted but the write address pointer will continue to advance. That is, IE enables a write mask function. When WE goes low, the write address pointer stops without WCLK. ### Read ### 1. Read operation Before the read operation begins, the X address (or line address) must be input for setting initial bit address for the following serial read access. When both RE and OE are high, a set of serial 12-bit-width read data on DO0-11 pins is read from read registers attached to DRAM memory arrays on the rising edge of RCLK. Each access time is specified by the rising edges of RCLK. ### 2. Read address pointer increment operation The read address pointer is incremented synchronized with RCLK when OE level is high. Relationship between the RE and OE input levels, Read Address pointer, and data output status | RCLK | Rise | Internal Read | Data Output | | | |-------|------|-----------------|-------------|--|--| | RE OE | | Address Pointer | Data Output | | | | Н | Н | Incremented | Outputted | | | | Н | L | incremented | Hi-Z | | | | L | Н | Ctonnod | Outputted | | | | L | L | Stopped | Hi-Z | | | When each read address pointer reaches the last address of a line, it stops at the last address and no address increment occurs. ### Initial Address Setting (Write/Read Independent) Any read operations are prohibited in the read initial address set period. Similarly, any write operations are prohibited in the write initial address set period. Note that read initial address set and write initial address set can occur independently. Similarly, read access can be achieved independently from write initial address set period and write access can be achieved independently from read initial address set cycles. ### 1. Write address setting WADE/RX enables initial read address inputs. When WADE/RX is high, 9 bits of serial X address (or line address) are input from WXAD. The operations above enable selection of specific lines randomly and enables the start of serial write access synchronized with write clock WCLK. Address for each line must be input between each line access. In other words, MSM548332's write is achieved in a "line by line" manner. Any write operations are prohibited in the initial write address set periods. Serial write input enable time $t_{SWE}$ must be kept for starting a serial write just after the initial write address set period. ### 2. Read address setting RADE/RX enables initial read address inputs. When RADE/RX is high, 9 bits of serial X address (or line address) are input from RXAD. The operations above enable selection of specific lines randomly and enables the start of serial read access synchronized with read clocks, RCLK. Address for each line must be input between each line access. In other words, MSM548332's read operation is achieved in "line by line" manner. Any read operations are prohibited in the initial read address set periods. Serial read operations are prohibited while RADE/RX is high. Serial read port enable time t<sub>SRE</sub> must be kept for starting a serial read just after the initial read address set period. ### Initial Address Reset Modes (Write/Read Independent) The initial address reset modes replace complicated read or write initial address settings with simple reset cycles. Initial address reset modes are selected by RR high during read and WR/TR high during write. As in normal read or write address settings, any read operations are prohibited in the read address reset cycles. Similarly, any write operations are prohibited in the initial write address reset cycles. Note that read initial address reset and write initial address reset can occur independently. Similarly, read access can be achieved independently from write initial address reset cycles and write access can be achieved independently from read initial address reset cycles. Input addresses are stored into address registers which are connected with address counter which controls address pointer operation. In the serial access operation, the input address into the address registers are kept. Serial write data input enable time $t_{SWE}$ and serial read port read enable time $t_{SRE}$ must be kept for starting serial read or write just after the initial read or write address reset cycles. Refer to the "FUNCTION TABLE" shown later. ### 1. Line hold operation (read only) By the "Line hold operation" logic which is composed by a combination of control inputs' level, access is executed starting from the first word on the current line. ### 2. Original address reset operation By the "Original address reset" logic, the address counter is reset to (0,0). After the reset mode, serial access starts from the address (0,0). The address counter is reset by this reset mode but the address register, which stored input address in the previous address reset cycle or address set cycle, is not reset. The non-initialized address can be used as a preset address in "address jump reset" mode. ### 3. Line increment operation By the "Line increment operation" logic, the X address counter is incremented by one from the current X address. That is, serial access from the Y = (0) on the next line is enabled. ### 4. Address jump operation By the "Address jump operation" logic, a jump may be caused to the initialized line address. Note: During one reset setting cycle, a plurality of resets cannot be set. ### Power ON Power must be applied to RCLK, RE, OE, WCLK, WE and IE input signals to pull them "Low" before or when the V<sub>CC</sub> supply is turned on. After power-up, the device is designed to begin proper operation in at least 200 $\mu$ s after V<sub>CC</sub> has reached the specified voltage. After 200 $\mu$ s, a minimum of one line dummy write operation and read operation is required according to the address setting mode, because the read and write address pointers are not valid after power-up. ### **New Data Read Access** In order to read out "new data', the delay between the beginning of a write address setting cycle and read address setting cycle must be at least two lines. ### **Old Data Read Access** In order to read out "old data", the delay between the beginning of a write address setting cycle and read address setting cycle must be more than 0 but less than a half line. ### **FUNCTION TABLE** ### 1. Write | Mode | No. | Description of<br>Operation | WR/TR | WXINC | WADE/RX | Internal Address Pointer | |-------------------------|-----|-----------------------------|-------|-------|---------|------------------------------------| | | 1 | Write Transfer | Н | L | L | | | Address Reset | 2 | Reset | Н | L | Н | X address cleared to (0, 0) | | Mode | 3 | Line Increment | Н | Н | L | X address increment to (Xn + 1, 0) | | | 4 | Address Jump | Н | Н | Н | X address jump to (Xi, 0) | | Address Setting<br>Mode | _ | First Address Setting | L | L | Н | X address set | Note: For write, Line hold is not provided. ### 2. Read | Mode | No. | Description of<br>Operation | RR | RXINC | RADE/RX | Internal Address Pointer | |-------------------------|-----|-----------------------------|----|-------|---------|------------------------------------| | | 1 | Line Hold | н | L | L | X address holde to (Xn, 0) | | Address Reset | 2 | Reset | Н | L | Н | X address cleared to (0, 0) | | Mode | 3 | Line Increment | Н | Н | L | X address increment to (Xn + 1, 0) | | | 4 | Adress Jump | Н | Н | Н | X address jump to (Xi, 0) | | Address Setting<br>Mode | _ | First Address Setting | L | L | Н | X address set | ### **ELECTRICAL CHARACTERISTICS** ### **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | |------------------------------|------------------|-------------------------------------|---------------| | Pin Voltage | V <sub>T</sub> | Ta = 25°C, with respect to $V_{SS}$ | -0.5 to 4.6 V | | Short Circuit Output Current | I <sub>OS</sub> | Ta = 25°C | 50 mA | | Power Dissipation | P <sub>D</sub> | Ta = 25°C | 1 W | | Operating Temperature | T <sub>opr</sub> | _ | 0 to 70°C | | Storage Temperature | T <sub>stg</sub> | _ | −55 to 150°C | ### **Recommended Operating Conditions** (Ta = 0 to 70°C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------------|-----------------|------|-----------------|-----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | 3.0 | 3.3 | 3.6 | V | | Power Supply Voltage | V <sub>SS</sub> | 0 | 0 | 0 | V | | "H" Input Voltage | V <sub>IH</sub> | 2.1 | V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | | "L" Input Voltage | V <sub>IL</sub> | -0.5 | 0 | 0.8 | V | ### **DC Characteristics** $(V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, Ta = 0 \text{ to } 70^{\circ}\text{C})$ | Parameter | Symbol | Condition | | Min. | Max. | Unit | |------------------------|------------------|--------------------------------------|--------------------------|------|------|------| | "H" Output Voltage | V <sub>OH</sub> | $I_{OH} = -0.1 \text{ mA}$ | | 2.2 | _ | V | | "L" Output Voltage | V <sub>OL</sub> | $I_{OL} = 0.1 \text{ mA}$ | I <sub>OL</sub> = 0.1 mA | | 0.6 | V | | Input Lookaga Current | | $0 < V_I < V_{CC}$ | | 10 | 10 | | | Input Leakage Current | l <sub>LI</sub> | Other input voltage 0 V | | -10 | 10 | μΑ | | Output Leakage Current | I <sub>LO</sub> | 0 < V <sub>0</sub> < V <sub>CC</sub> | | -10 | 10 | μΑ | | Power Supply Current | L | min avala | -30 | _ | 75 | m /\ | | (During Operation) | I <sub>CC1</sub> | min. cycle | -50 | _ | 50 | mA | | Power Supply Voltage | | Innut sin V A/ | | | 10 | m /\ | | (During Standby) | I <sub>CC2</sub> | Input pin = V <sub>IL</sub> /V | IH | | 10 | mA | ### Capacitance $(Ta = 25^{\circ}C, f = 1 MHz)$ | Parameter | Symbol | Max. | Unit | |--------------------|--------|------|------| | Input Capacitance | Cı | 7 | pF | | Output Capacitance | Co | 7 | pF | ### AC Characteristics (1/2) Measurement Conditions: $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{Ta} = 0 \text{ to } 70^{\circ}\text{C})$ | | | MSM54 | 8332-30 | MSM548332-30 MSM548332-50 | | | | | |------------------------------------------------|--------------------|-------|---------|---------------------------|------|------|--|--| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | | | WCLK Cycle Time | t <sub>WCLK</sub> | 30 | _ | 50 | _ | ns | | | | WCLK "H" Pulse Width | twwclh | 13 | _ | 23 | _ | ns | | | | WCLK "L" Pulse Width | twwcll | 13 | _ | 23 | _ | ns | | | | Serial Write Address Input Active Setup Time | t <sub>WAS</sub> | 5 | _ | 5 | _ | ns | | | | Serial Write Address Input Active Hold Time | t <sub>WAH</sub> | 7 | _ | 7 | _ | ns | | | | Serial Write Address Input Inactive Hold Time | t <sub>WADH</sub> | 7 | _ | 7 | _ | ns | | | | Serial Write Address Input Inactive Setup Time | t <sub>WADS</sub> | 7 | _ | 7 | _ | ns | | | | Write Transfer Instruction Setup Time | t <sub>WTRS</sub> | 5 | _ | 5 | _ | ns | | | | Write Transfer Instruction Hold Time | t <sub>WTRH</sub> | 7 | _ | 7 | _ | ns | | | | Write Transfer Instruction Inactive Hold Time | t <sub>WTDH</sub> | 7 | _ | 7 | _ | ns | | | | Write Transfer Instruction Inactive Setup Time | t <sub>WTDS</sub> | 7 | _ | 7 | _ | ns | | | | Serial Write X Address Setup Time | t <sub>WXAS</sub> | 5 | _ | 5 | _ | ns | | | | Serial Write X Address Hold Time | t <sub>WXAH</sub> | 7 | _ | 7 | _ | ns | | | | Serial Write Data Input Enable Time | t <sub>SWE</sub> | 3000 | _ | 3000 | _ | ns | | | | Write Instruction Setup Time | t <sub>WES</sub> | 5 | _ | 5 | _ | ns | | | | Write Instruction Hold Time | t <sub>WEH</sub> | 7 | _ | 7 | _ | ns | | | | Write Instruction Inactive Hold Time | t <sub>WEDH</sub> | 7 | _ | 7 | _ | ns | | | | Write Instruction Inactive Setup Time | t <sub>WEDS</sub> | 7 | _ | 7 | _ | ns | | | | Input Data Setup Time | t <sub>DS</sub> | 5 | _ | 5 | _ | ns | | | | Input Data Hold Time | t <sub>DH</sub> | 12 | _ | 12 | _ | ns | | | | WR/TR-WCLK Active Setup Time | t <sub>WRS</sub> | 5 | _ | 5 | _ | ns | | | | WR/TR-WCLK Active Hold Time | t <sub>WRH</sub> | 7 | _ | 7 | _ | ns | | | | WR/TR-WCLK Inactive Hold Time | t <sub>WRDH</sub> | 7 | _ | 7 | _ | ns | | | | WR/TR-WCLK Inactive Setup Time | t <sub>WRDS</sub> | 7 | _ | 7 | _ | ns | | | | WXINC-WCLK Active Setup Time | twins | 5 | _ | 5 | _ | ns | | | | WXINC-WCLK Active Hold Time | t <sub>WINH</sub> | 7 | _ | 7 | _ | ns | | | | WXINC-WCLK Inactive Hold Time | twindh | 7 | _ | 7 | _ | ns | | | | WXINC-WCLK Inactive Setup Time | t <sub>WINDS</sub> | 7 | _ | 7 | _ | ns | | | | WADE/RX-WCLK Active Setup Time | t <sub>WRXS</sub> | 5 | _ | 5 | _ | ns | | | | WADE/RX-WCLK Active Hold Time | t <sub>WRXH</sub> | 7 | _ | 7 | | ns | | | | WADE/RX-WCLK Inactive Hold Time | t <sub>WRXDH</sub> | 7 | | 7 | | ns | | | | WADE/RX-WCLK Inactive Setup Time | twrxds | 7 | _ | 7 | | ns | | | | IE Enable Setup Time | t <sub>IES</sub> | 5 | _ | 5 | _ | ns | | | | IE Enable Hold Time | t <sub>IEH</sub> | 7 | _ | 7 | _ | ns | | | | IE Disable Setup Time | t <sub>IEDS</sub> | 7 | _ | 7 | | ns | | | | IE Disable Hold Time | t <sub>IEDH</sub> | 7 | _ | 7 | _ | ns | | | ### AC Characteristics (2/2) Measurement Conditions: $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{Ta} = 0 \text{ to } 70^{\circ}\text{C})$ | Powematew | Comple at | MSM54 | 8332-30 | MSM54 | 8332-50 | I Imit | |-----------------------------------------------|--------------------|-------|---------|-------|---------|--------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | RCLK Cycle Time | t <sub>RCLK</sub> | 30 | _ | 50 | _ | ns | | RCLK "H" Pulse Width | twrclh | 13 | _ | 23 | _ | ns | | RCLK "L" Pulse Width | twrcll | 13 | _ | 23 | _ | ns | | Serial Read Address Input Active Setup Time | t <sub>RAS</sub> | 5 | _ | 5 | _ | ns | | Serial Read Address Input Active Hold Time | t <sub>RAH</sub> | 7 | _ | 7 | _ | ns | | Serial Read Address Input Inactive Hold Time | t <sub>RADH</sub> | 7 | _ | 7 | _ | ns | | Serial Read Address Input Inactive Setup Time | t <sub>RADS</sub> | 7 | _ | 7 | _ | ns | | Serial Read X Address Setup Time | t <sub>RXAS</sub> | 5 | _ | 5 | _ | ns | | Serial Read X Address Hold Time | t <sub>RXAH</sub> | 7 | _ | 7 | _ | ns | | RE Enable Setup Time | t <sub>RES</sub> | 5 | _ | 5 | _ | ns | | RE Enable Hold Time | t <sub>REH</sub> | 7 | _ | 7 | _ | ns | | RE Disable Hold Time | t <sub>REDH</sub> | 7 | _ | 7 | _ | ns | | RE Disable Setup Time | t <sub>REDS</sub> | 7 | _ | 7 | _ | ns | | Read Port Read Enable Time | t <sub>SRE</sub> | 3000 | _ | 3000 | _ | ns | | Read Port Read Data Hold Time | tон | 12 | _ | 12 | _ | ns | | Access Time from RCLK | t <sub>AC</sub> | _ | 30 | _ | 40 | ns | | Read Data Hold Time from OE | t <sub>DDOE</sub> | 2 | _ | 2 | _ | ns | | Access Time from OE | t <sub>DEOE</sub> | _ | 20 | _ | 30 | ns | | RR-RCLK Active Setup Time | t <sub>RRS</sub> | 5 | _ | 5 | _ | ns | | RR-RCLK Active Hold Time | t <sub>RRH</sub> | 7 | _ | 7 | _ | ns | | RR-RCLK Inactive Hold Time | t <sub>RRDH</sub> | 7 | _ | 7 | _ | ns | | RR-RCLK Inactive Setup Time | t <sub>RRDS</sub> | 7 | _ | 7 | _ | ns | | RXINC-RCLK Active Setup Time | t <sub>RINS</sub> | 5 | _ | 5 | _ | ns | | RXINC-RCLK Active Hold Time | t <sub>RINH</sub> | 7 | _ | 7 | _ | ns | | RXINC-RCLK Inactive Hold Time | t <sub>RINDH</sub> | 7 | _ | 7 | _ | ns | | RXINC-RCLK Inactive Setup Time | t <sub>RINDS</sub> | 7 | _ | 7 | _ | ns | | RADE/RX-RCLK Active Setup Time | t <sub>RRXS</sub> | 5 | | 5 | _ | ns | | RADE/RX-RCLK Active Hold Time | t <sub>RRXH</sub> | 7 | _ | 7 | _ | ns | | RADE/RX-RCLK Inactive Setup Time | t <sub>RRXDS</sub> | 7 | _ | 7 | _ | ns | | RADE/RX-RCLK Inactive Hold Time | t <sub>RRXDH</sub> | 7 | _ | 7 | _ | ns | | Transition Time (Rise and Fall) | t <sub>T</sub> | 2 | 30 | 2 | 30 | ns | Note: Measurement conditions $\begin{array}{ll} \text{Input pulse level} & : V_{IH} = 2.1 \text{ V}, V_{IL} = 0.8 \text{ V} \\ \text{Input timing reference level} & : V_{IH} = 2.1 \text{ V}, V_{IL} = 0.8 \text{ V} \\ \text{Output timing reference level} & : V_{OH} = 2.2 \text{ V}, V_{OL} = 0.6 \text{ V} \\ \end{array}$ Input rise/fall time : 2 ns Load condition :CL=30 pF(Oscilloscope and tool capacity included) ## Write Cycle (Address Setting Cycle) TIMING WAVEFORM ### Write Cycle (WE Control) Note: In the WE="L" cycle, the write address pointer is not incremented and no DIN data is written. ### Write Cycle (IE Control) Note: In the IE = "L" cycle, the write address pointer is incremented, though no DIN data is written and the memory data is held. ### Write Cycle (Write Transfer) Note: When finishing the write operation on a line, be sure to perform a write transfer operation because the write data on the line is stored in the memory cell. # Read Cycle (Address Setting Cycle) ### Read Cycle (RE Control) Note: In the cycle of RE = L, the read address pointer is not incremented and the data at the address is output continuously. ### Read Cycle (OE Control) Note: In the cycle of OE = "L", the read address pointer is incremented and the output enters the high impedance state. ### **Write Reset Mode** Note: Both the line address and word address are reset to 0. ### **Write Line Increment Mode** Note : The line address is incremented by 1 and the word address is reset to 0. ### **Write Address Jump Mode** Note: The line address is reset to the initialized addresses and the word address is reset to 0. ### **Read Line Hold Mode** Note: The line address is held and the word address is reset to 0. ### **Read Reset Mode** Note: Both the line address and word address are reset to 0. ### **Read Line Increment Mode** Note: The line address is incremented by 1 and the word address is reset to 0. ### **Read Address Jump Mode** Note: The line address is reset to the initialized addresses and the word address is reset to 0. ### **PACKAGE DIMENSIONS** (Unit: mm) Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).