# OKI Semiconductor MSC1164

## 20-Bit Grid/Anode Driver

# **GENERAL DESCRIPTION**

The MSC1164 is a monolithic IC using the Bi-CMOS process technology for hybridizing CMOS and bipolar transistors on the same chip. The logic portion such as the input stage, shift register and latch is fabricated by CMOS and the output driver requiring a high withstand voltage is fabricated by bipolar transistors.

Since a 32-pin plastic SSOP package is used, the display unit size can be reduced.

# FEATURES

The MSC1164 is designed as a VFD grid/anode driver with emitter-follower force output with 20-bit active pull-down and built-in 20-bit shift register and latch.

- Logic Supply Voltage (V<sub>CC</sub>) : 5V
- Driver Supply Voltage (V<sub>HV</sub>) : 65V
- Driver Output Current

I<sub>OHVH1</sub> :-40mA (Only one driver output: "H") I<sub>OHVH2</sub> :-2mA (All driver outputs: "H") I<sub>OHVL</sub> :2mA

- 20-bit output (with latch circuit)
- 20-bit shift register
- Clock frequency : 4MHz
- Package options: 32-pin plastic SSOP (SSOP32-P-430-1.00-K) (Product name: MSC1164GS-K)

# **BLOCK DIAGRAM**



# INPUT AND OUTPUT CONFIGURATION

#### Schematic Diagrams of Logic Portion Input and Output Circuits

## Input Pin



# **Output Pin**



#### Schematic Diagram of Driver Output Circuit



# **PIN CONFIGURATION (TOP VIEW)**



32-Pin Plastic SSOP

# **PIN DESCRIPTION**

| Function                | Function Pin |                 | Description                                                                                                                                                                                                                                                                             |
|-------------------------|--------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Driver Output           | 26 - 7       | HV01 -<br>HV020 | Driver output pin, applicable to each bit of shift register.                                                                                                                                                                                                                            |
| Driver Power Supply     | 27           | V <sub>HV</sub> | Power supply pin for driver circuit.                                                                                                                                                                                                                                                    |
| Driver GND<br>Logic GND | 28           | GND             | GND pin for the driver circuit.<br>GND pin for the logic circuit.                                                                                                                                                                                                                       |
| Clear Input             | 5            | CL              | Clear input pin with pull-up resistor. Normally "H" level. In this condition, the driver outputs "H" or "L" according to the corresponding latch output level. Setting this pin to "L" enables the driver output to be fixed at "L" irrespective of latch output.                       |
| Latch Strobe Input      | 4            | LS              | Latch strobe input pin with neither pull-up nor pull-down resistor.<br>When LS is "H", the output of the shift register becomes that of the<br>latch circuit.<br>When LS is "L", the latch circuit holds the contents of the shift<br>register that are immediately before LS goes "L". |
| Data Input              | 30           | DIN             | Shift register input pin with neither pull-up nor pull-down resistor.<br>Display data is input in synchronization with clock. (Positive Logic)                                                                                                                                          |
| Logic Power Supply      | 6            | V <sub>CC</sub> | Power supply pin for logic (except driver). $V_{CC}$ should be 4.5V to 5.5V.                                                                                                                                                                                                            |
| Data Output             | 3            | DOUT            | Serial output pin for shift register.                                                                                                                                                                                                                                                   |
| Clock Input             | 29           | CLK             | Clock input pin. Data of shift register is shifted from one stage to the next at the rising edge of clock.                                                                                                                                                                              |
| Test Input              | 31           | CHG             | Test input pin with a pull-down resistor. Normally "L". If $\overline{CL}$ = "H" in this condition, the driver outputs "H" or "L" according to the corresponding latch output.                                                                                                          |

| Parameter                | Symbol           | Condition                               | Rating                       | Unit  | Note |
|--------------------------|------------------|-----------------------------------------|------------------------------|-------|------|
| Logic Supply Voltage     | V <sub>CC</sub>  | Applicable to logic supply voltage pin  | -0.3 to +65                  | V     | 1    |
| Driver Supply Voltage    | V <sub>HV</sub>  | Applicable to driver supply voltage pin | V <sub>CC</sub> to 70        | V     | 1, 2 |
| Input Voltage            | V <sub>IN</sub>  | Applicable to all input pins            | -0.3 to V <sub>CC</sub> +0.3 | V     | 1    |
| Data Output Voltage      | V <sub>OD</sub>  | Applicable to data output pin           | -0.3 to V <sub>CC</sub> +0.3 | V     | 1    |
| Driver Driving Frequency | f <sub>DRV</sub> | Duty cycle 50% max                      | 0 to 15                      | kHz   | _    |
| Power Dissipation        | PD               | Ta ≤ 25°C                               | 790                          | mW    | _    |
| Thermal Resistance of    | D                |                                         | 150                          | 00.00 | 0    |
| Package                  | R <sub>j-a</sub> | —                                       | 158                          | °C/W  | 3    |
| Storage Temperature      | T <sub>STG</sub> | —                                       | –55 to +150                  | °C    | _    |

## ABSOLUTE MAXIMUM RATINGS

Notes: 1) Maximum Supply Voltage with respect to GND

2) Stresses beyond "Absolute Maximum Rating" may cause permanent damage to the device.

3) Thermal resistance of the package (between junction and atmosphere) The junction temperature (Tj) expressed by the equation below must not exceed 150 °C.

Tj=P × Rj–a+Ta (P: Maximum power consumption)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                           | Symbol             | Conditi                                | Min.                  | Max. | Unit |    |
|-------------------------------------|--------------------|----------------------------------------|-----------------------|------|------|----|
| Logic Supply Voltage                | V <sub>CC</sub>    | Applicable to logic supply voltage pin |                       | 4.5  | 5.5  | V  |
| Driver Supply Voltage               | V <sub>HV</sub>    | Applicable to driver s                 | upply voltage pin     | 10   | 65   | V  |
| High Level Input Voltage            | V                  | Applicable to all input size           | V <sub>CC</sub> =4.5V | 3.6  | _    | V  |
|                                     | V <sub>IH</sub>    | Applicable to all input pins           | V <sub>CC</sub> =5.5V | 4.4  |      | V  |
| Low Level Input Voltage             | VIL                | Applicable to all input pins           | V <sub>CC</sub> =4.5V |      | 0.9  | V  |
|                                     | ۷IL                |                                        | V <sub>CC</sub> =5.5V |      | 1.1  | V  |
| High Level Driver Output<br>Current | I <sub>OHVH1</sub> | Only one driver o<br>Other driver outp |                       |      | -40  | mA |
| High Level Driver Output<br>Current | I <sub>OHVH2</sub> | All driver output p                    |                       | -2   | mA   |    |
| Low Level Driver Output<br>Current  | I <sub>OHVL</sub>  | Applicable to all driv                 | _                     | 2    | mA   |    |
| CLK Frequency                       | f <sub>φ</sub>     | See timing c                           | _                     | 4    | MHz  |    |
| CLK Pulse Width                     | t <sub>WCLK</sub>  | See timing c                           | 75                    |      | ns   |    |
| Data in Setup Time                  | t <sub>DS</sub>    | See timing c                           | 50                    |      | ns   |    |
| Data in Hold Time                   | t <sub>DH</sub>    | See timing c                           | 50                    | —    | ns   |    |
| LS Pulse Width                      | t <sub>WLS</sub>   | See timing o                           | liagram               | 80   | _    | ns |
| CLK-LS Delay Time                   | t <sub>DCL</sub>   | See timing c                           | 50                    |      | ns   |    |
| LS-CLK Delay Time                   | t <sub>DLC</sub>   | See timing o                           | 0                     | —    | ns   |    |
| LS-CHG Delay Time                   | t <sub>DLCG</sub>  | See timing c                           | 0                     | _    | μs   |    |
| LS-CL Delay Time                    | t <sub>DLCL</sub>  | See timing c                           | 0                     | _    | μs   |    |
| CHG Pulse Width                     | t <sub>WCHG</sub>  | See timing c                           | 2                     |      | μs   |    |
| CL Pulse Width                      | twcL               | See timing c                           | 2                     |      | μs   |    |
| Operating Temperature               | T <sub>op</sub>    |                                        |                       | -40  | 85   | °C |

# **ELECTRICAL CHARACTERISTICS**

## **DC Characteristics**

| (Vcc=5V±10%.  | V <sub>HV</sub> =10V to 65V | , Ta=-40°C to +85°C)     |
|---------------|-----------------------------|--------------------------|
| (*00-0*-10/0, |                             | , 10 - 10 - 00 - 00 - 0) |

| Parameter                           | Symbol            |                                  | Condition                                            | Min.               | Тур. | Max. | Unit |  |
|-------------------------------------|-------------------|----------------------------------|------------------------------------------------------|--------------------|------|------|------|--|
|                                     | Icc1              | Nelsed                           | All input: Low                                       | _                  | 2.3  | 3.4  |      |  |
| Logic Supply Current                | I <sub>CC2</sub>  | No load<br>V <sub>CC</sub> =5.5V | All input: High, All<br>driver output: High, Ta=25°C |                    | 0.5  | 1.0  | mA   |  |
|                                     | I <sub>HV1</sub>  | No load                          | All driver output: Low                               |                    |      | 1    | μA   |  |
| Driver Supply Current               | I <sub>HV2</sub>  | V <sub>CC</sub> =5.5V            | All driver output:<br>High, Ta=25°C                  | _                  | 1.3  | 2.0  | mA   |  |
| High Level Input Voltage            | V                 |                                  | V <sub>CC</sub> =4.5V                                | 3.15               | _    | _    | V    |  |
|                                     | VIH               |                                  | V <sub>CC</sub> =5.5V                                | 3.85               | _    | _    | V    |  |
| Low Level Input Voltage             | V.                |                                  | V <sub>CC</sub> =4.5V                                | _                  | _    | 1.35 | V    |  |
|                                     | VIL               | _                                | V <sub>CC</sub> =5.5V                                | _                  | _    | 1.65 | V    |  |
| Input Leakage Current               | l <sub>iN</sub>   |                                  | Ta=25°C                                              | —                  | _    | ±1   | μA   |  |
| Input Capacitance                   | CIN               |                                  | Ta=25°C                                              | —                  | 15   | —    | pF   |  |
| High Level Data Output              | V <sub>ODH1</sub> | I <sub>0</sub> =–20μΑ            | V <sub>CC</sub> =4.5V                                | 4.2                | _    | —    | V    |  |
| Voltage                             |                   | 10=-20μA                         | V <sub>CC</sub> =5.5V                                | 5.2                | _    | —    | V    |  |
| Low Level Data Output               | V <sub>ODL1</sub> | Ι <sub>0</sub> =20μΑ             | V <sub>CC</sub> =4.5V                                | —                  | _    | 0.2  | V    |  |
| Voltage                             |                   |                                  | V <sub>CC</sub> =5.5V                                | —                  | _    | 0.2  | V    |  |
| High Level Data Output              | N.                | L 01mA                           | V <sub>CC</sub> =4.5V                                | 3.5                | _    | —    | V    |  |
| Voltage                             | V <sub>ODH2</sub> | I <sub>0</sub> =-0.1mA           | V <sub>CC</sub> =5.5V                                | 4.5                | _    | —    | V    |  |
| Low Level Data Output               | N.                | L 0.1mA                          | V <sub>CC</sub> =4.5V                                | —                  | _    | 1.1  | V    |  |
| Voltage                             | V <sub>ODL2</sub> | I <sub>0</sub> =0.1mA            | V <sub>CC</sub> =5.5V                                | —                  | _    | 1.1  | V    |  |
| High Level Driver Output<br>Voltage | V <sub>OHVH</sub> | I <sub>OHV</sub> =-40mA          |                                                      | V <sub>HV</sub> –4 | _    | —    | V    |  |
| Low Level Driver Output<br>Voltage  | V <sub>OHVL</sub> |                                  | —                                                    | _                  | 3.0  | V    |      |  |

#### **AC Characteristics**

(V<sub>CC</sub>=5V, V<sub>HV</sub>=65V, Ta=25°C)

|                          |                  |                                     | (-0  | ,    | v,   |      |
|--------------------------|------------------|-------------------------------------|------|------|------|------|
| Parameter                | Symbol           | Remarks                             | Min. | Тур. | Max. | Unit |
| CLK-DOUT Delay Time      | t <sub>PD</sub>  | See timing diagram and test circuit |      | 100  | 150  | ns   |
| Delay Time Low to High   | t <sub>DLH</sub> | See timing diagram and test circuit | —    | 0.3  | 1    | μs   |
| Transit Time Low to High | t <sub>TLH</sub> | See timing diagram and test circuit | —    | 2    | 5    | μs   |
| Delay Time High to Low   | t <sub>DHL</sub> | See timing diagram and test circuit | —    | 0.3  | 1    | μs   |
| Transit Time High to Low | t <sub>THL</sub> | See timing diagram and test circuit | _    | 2    | 5    | μs   |





## **OKI** Semiconductor

MSC1164

#### **Test circuit**



#### FUNCTIONAL DESCRIPTION

#### **Function Table**

| CLK | DIN | R-1 | R-2 | R-3 | R-4 | ••••• | R-20 | DOUT |
|-----|-----|-----|-----|-----|-----|-------|------|------|
|     | Н   | Н   | R1n | R2n | R3n |       | R19n | R19n |
| _   | L   | L   | R1n | R2n | R3n |       | R19n | R19n |

| CL | CHG | LS | R.X | HV0.X |
|----|-----|----|-----|-------|
| L  | Х   | Х  | Х   | L     |
| Н  | Н   | Х  | Х   | Н     |
| Н  | L   | Н  | Н   | Н     |
| Н  | L   | Н  | L   | L     |
| Н  | L   | L  | Х   | NC    |

L: Low Level, H: High Level, X: Don't Care, NC: Change

#### NOTES ON USE

 The MSC1164 is designed as a grid/anode driver of VFD. The data applied to the data input pin is read into the shift register at the rising edge of the clock and shifted sequencially to the shift register synchronizing with the clock. The shift register output drives the output driver, passing through the latch and the NOR circuit.

Setting the  $\overline{CL}$  pin to "L" makes all driver outputs go into "L". This function can be used for setting display blanking.

2. The contents of the shift register are undefined after power is turned on. Therefore, two or more driver outputs may go into "H" at the same time after power-on. (If it happens, an overloading beyond the power dissipation limit may occur to cause a device break-down.)

To avoid this, take the following procedure:

- 1) Turn on the power of the logic portion while holding the  $\overline{\text{CL}}$  pin to "L".
- 2) Turn on the power of the driver portion.
- 3) Apply a "L" level signal to the DIN pin and send clock pulses by the specified number of grids to reset ("L") the entire contents of the shift register.
- 4) Initialize the driver outputs to "L".

# PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.