# OKI Semiconductor MSC1163

#### 40-Bit Anode Driver

## **GENERAL DESCRIPTION**

The MSC1163 is a monolithic IC using the Bi-CMOS process for hybridizing CMOS and bipolar transistors on the same chip. The logic portion such as the input stage, shift register and latch is fabricated by CMOS and the output driver requiring a high withstand voltage is fabricated by bipolar transistors.

Since the 60-pin plastic SSOP package is adopted and the pin configuration allows the circuit wiring to be formed on the single side PCB, the display unit size can be reduced. The shift register has a bidirectional configuration; therefore, it is easy to design the circuit wiring in which devices are arranged so that they are symmetric with respect to the display.

## FEATURES

The MSC1163 is designed as a VFD anode driver with emitter-follower output providing 40-bit active pull-down and built-in 40-bit bidirectional shift register and latch.

- Logic Supply Voltage (V<sub>CC</sub>) : 5V
- Driver Supply Voltage  $(V_{HV})$  : 65V
- Driver Output Current

 $I_{OHVH}$  : -2mA

- I<sub>OHVL</sub> : 2mA
- Built-in 40-bit output with latch
- Built-in 40-bit bidirectional shift register
- Clock frequency: 4MHz
- Package: 60-pin plastic SSOP (SSOP60-P-700-0.65-BK)

(Product name: MSC1163GS-BK)

# **BLOCK DIAGRAM**



Schematic Diagrams of Logic Portion Input and Output Circuits

Input pin



Output pin



# Schematic Diagram of Driver Output Circuit



## **PIN CONFIGURATION (TOP VIEW)**



NC : No-connection pin

60-Pin Plastic SSOP

## **PIN DESCRIPTION**

| Function                | Pin               | Symbol          | Туре | Description                                                                                                                                                                                                                                                                                                           |
|-------------------------|-------------------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Driver Output           | 1 - 20<br>41 - 60 | HV01 -<br>HV040 | 0    | Driver output pin, applicable to each bit of shift register                                                                                                                                                                                                                                                           |
| Driver Power Supply     | 21<br>40          | V <sub>HV</sub> |      | Power supply pin for driver circuit                                                                                                                                                                                                                                                                                   |
| Driver GND              | 22<br>39          | GND 1           | _    | GND pin for driver circuit. Connect this pin to GND2 near<br>the mounted IC so that GND1 and GND2 will be at<br>common level.                                                                                                                                                                                         |
| Logic GND               | 23<br>38          | GND 2           | —    | GND pin for the logic circuit (excluding driver circuit)<br>GND1 and GND2 are not connected inside of the IC.                                                                                                                                                                                                         |
| Clear Input             | 24                | CL              | I    | Clear input pin with pull-up resistor. Normally "H" level.<br>In this condition, the driver outputs "H" or "L" according to<br>the corresponding latch output level. Setting to "L"<br>enables the driver output to be fixed at "L" without respect<br>to latch output.                                               |
| Latch Strobe Input      | 26                | LS              | I    | Latch strobe input pin with neither pull-up nor pull-down resistor. When LS is "H", the output of the shift register becomes that of the latch circuit. When LS is "L", the latch circuit holds the contents of the shift register before LS goes "L".                                                                |
| Shift Direction Control | 28                | R/Ē             | I    | Shift direction control pin with a pull-up resistor.<br>Normally "H", and in this condition, data of bidirectional<br>shift register is shifted to the direction of R-40 from R-1.<br>When this pin is "L", bidirectional shift register shifts data<br>to the direction of R-1 from R-40.                            |
| Data Input              | 29                | DIN             | I    | Shift register input pin with neither pull-up nor pull-down resistor. Display data is input in synchronization with clock. (Positive logic)                                                                                                                                                                           |
| Logic Power Supply      | 30<br>31          | V <sub>CC</sub> | _    | Power supply pin for logic (except driver)<br>V <sub>CC</sub> should be 4.5V to 5.5V.                                                                                                                                                                                                                                 |
| Data Output             | 32                | DOUT            | 0    | Serial output of bidirectional pin shift register. When $R/\overline{L}$ is "H", DOUT outputs R-40's output. When $R/\overline{L}$ is "L", DOUT outputs R-1's output.                                                                                                                                                 |
| Clock Input             | 34                | CLK             | I    | Clock input pin with neither pull-up nor pull-down resistor.<br>Data of shift register is shifted from one stage to the next<br>at the rising edge of clock.                                                                                                                                                          |
| Test Input              | 36                | CHG             | I    | Test input pin with a pull-down resistor. Normally "L".<br>If $\overline{CL}$ = "H" in this condition, the driver outputs "H" or "L"<br>according to the corresponding latch output.<br>If $\overline{CL}$ = "H", setting CHG to "H" enables the driver output to<br>be fixed at "H" without respect to latch output. |

| Parameter Symbol                     |                  | Condition                               | Rating                       | Unit | Note |
|--------------------------------------|------------------|-----------------------------------------|------------------------------|------|------|
| Logic Supply Voltage                 | V <sub>CC</sub>  | Applicable to logic supply voltage pin  | -0.3 to +6.5                 | V    | 1    |
| Driver Supply Voltage                | V <sub>HV</sub>  | Applicable to driver supply voltage pin | V <sub>CC</sub> to 70        | V    | 1, 2 |
| Input Voltage                        | V <sub>IN</sub>  | Applicable to all input<br>pins         | -0.3 to V <sub>CC</sub> +0.3 | V    | 1    |
| Data Output Voltage                  | V <sub>OD</sub>  | Applicable to data output pin           | –0.3 to V <sub>CC</sub> +0.3 | V    | 1    |
| Driver Driving Frequency             | f <sub>DRV</sub> | Duty cycle 50% max                      | 0 to 15                      | kHz  |      |
| Power Dissipation                    | PD               | Ta ≤ 25°C                               | 860                          | mW   | —    |
| Package Thermal Resistance           | R <sub>j-a</sub> | _                                       | 145                          | °C/W | 3    |
| Storage Temperature T <sub>STG</sub> |                  |                                         | –55 to +150                  | °C   | _    |

#### **ABSOLUTE MAXIMUM RATINGS**

Notes: 1) Maximum Supply Voltage with respect to GND

2) Permanent damage may be caused if the voltage is supplied over the rating.

3) Package Thermal Resistance (between junction and atmosphere) The junction temperature (Tj) given by the equation indicated below should not exceed 150°C.

 $T_i = P \times R_{i-a} + Ta$  (P: Maximum power consumption)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                           | Symbol            | Conditi                                | Min.                  | Max. | Unit |    |
|-------------------------------------|-------------------|----------------------------------------|-----------------------|------|------|----|
| Logic Supply Voltage                | V <sub>CC</sub>   | Applicable to logic supply voltage pin |                       | 4.5  | 5.5  | V  |
| Driver Supply Voltage               | V <sub>HV</sub>   | Applicable to driver s                 | upply voltage pin     | 10   | 65   | V  |
| High Level Input Voltage            | VIH               | Applicable to all input                | V <sub>CC</sub> =4.5V | 3.6  |      | V  |
|                                     | VIH               | pins                                   | $V_{CC}=5.5V$         | 4.4  |      | V  |
| Low Level Input Voltage             | VIL               | Applicable to all input                | V <sub>CC</sub> =4.5V |      | 0.9  | V  |
| Low Level Input voltage             | ۷IL               | pins                                   | V <sub>CC</sub> =5.5V |      | 1.1  | V  |
| High Level Driver Output<br>Current | I <sub>ОНVН</sub> | Applicable to all drive                | ver output pins       |      | -2   | mA |
| Low Level Driver Output<br>Current  | I <sub>OHVL</sub> | Applicable to all drive                | _                     | 2    | mA   |    |
| CLK Frequency                       | f <sub>φ</sub>    | See timing o                           | _                     | 4    | MHz  |    |
| CLK Pulse Width                     | t <sub>WCLK</sub> | See timing diagram                     |                       | 75   |      | ns |
| Data in Setup Time                  | t <sub>DS</sub>   | See timing diagram                     |                       | 50   |      | ns |
| Data in Hold Time                   | t <sub>DH</sub>   | See timing diagram                     |                       |      |      | ns |
| LS Pulse Width                      | t <sub>WLS</sub>  | See timing diagram                     |                       |      |      | ns |
| CLK-LS Delay Time                   | t <sub>DCL</sub>  | See timing o                           | liagram               | 50   |      | ns |
| LS-CLK Delay Time                   | t <sub>DLC</sub>  | See timing o                           | 0                     | —    | ns   |    |
| LS-CHG Delay Time                   | t <sub>DLCG</sub> | See timing o                           | 0                     | —    | μs   |    |
| LS-CL Delay Time                    | t <sub>DLCL</sub> | See timing o                           | 0                     | —    | μs   |    |
| CHG Pulse Width                     | t <sub>WCHG</sub> | See timing diagram                     |                       | 2    |      | μs |
| CL Pulse Width                      | t <sub>WCL</sub>  | See timing o                           | 2                     |      | μs   |    |
| Operating Temperature               | T <sub>op</sub>   | _                                      |                       | -40  | 85   | °C |

# **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

(V<sub>CC</sub>=5V $\pm$ 10%, V<sub>HV</sub>=10V to 65V, Ta=-40°C to +85°C)

| Parameter                           | Symbol            |                                                   | Condition                                            | Min.               | Тур. | Max. | Unit |  |
|-------------------------------------|-------------------|---------------------------------------------------|------------------------------------------------------|--------------------|------|------|------|--|
|                                     | I <sub>CC1</sub>  | Neteral                                           | All input: Low                                       | _                  | 4.3  | 6.65 |      |  |
| Logic Supply Current                | I <sub>CC2</sub>  | No load<br>V <sub>CC</sub> =5.5V                  | All input: High, All<br>driver output: High, Ta=25°C |                    | 0.5  | 1.0  | mA   |  |
|                                     | I <sub>HV1</sub>  | Noload                                            | All driver output: Low                               | —                  | —    | 1    | μA   |  |
| Driver Supply Current               | I <sub>HV2</sub>  | No load<br>V <sub>CC</sub> =5.5V<br>High, Ta=25°C |                                                      | _                  | 2.45 | 3.8  | mA   |  |
| High Level Input Voltage            | V                 |                                                   | V <sub>CC</sub> =4.5V                                | 3.15               | _    |      | V    |  |
| High Level input voltage            | VIH               |                                                   | V <sub>CC</sub> =5.5V                                | 3.85               | _    |      | V    |  |
| Low Level Input Voltage             | V.                |                                                   | V <sub>CC</sub> =4.5V                                |                    |      | 1.35 | V    |  |
|                                     | VIL               |                                                   | V <sub>CC</sub> =5.5V                                |                    |      | 1.65 | V    |  |
| Input Leakage Current               | l <sub>IN</sub>   |                                                   | —                                                    | —                  | ±1   | μA   |      |  |
| Input Capacitance                   | CIN               |                                                   | Ta=25°C                                              |                    | 15   | _    | pF   |  |
| High Level Data Output              | V <sub>ODH1</sub> | I <sub>0</sub> =–20μΑ                             | V <sub>CC</sub> =4.5V                                | 4.2                | —    | _    | V    |  |
| Voltage                             |                   | 10=-20μA                                          | V <sub>CC</sub> =5.5V                                | 5.2                | —    | _    | V    |  |
| Low Level Data Output               | Varia             | I <sub>0</sub> =20μΑ                              | V <sub>CC</sub> =4.5V                                | —                  | —    | 0.2  | V    |  |
| Voltage                             | V <sub>ODL1</sub> | 10=20μA                                           | V <sub>CC</sub> =5.5V                                | —                  | _    | 0.2  | V    |  |
| High Level Data Output              | V <sub>ODH2</sub> | I <sub>0</sub> =–0.1mA                            | V <sub>CC</sub> =4.5V                                | 3.5                | —    | _    | V    |  |
| Voltage                             |                   |                                                   | V <sub>CC</sub> =5.5V                                | 4.5                | —    | _    | V    |  |
| Low Level Data Output               |                   | I <sub>0</sub> =0.1mA                             | V <sub>CC</sub> =4.5V                                | —                  | —    | 1.1  | V    |  |
| Voltage                             | V <sub>ODL2</sub> | 10=0.111A                                         | V <sub>CC</sub> =5.5V                                | —                  | —    | 1.1  | V    |  |
| High Level Driver Output<br>Voltage | V <sub>OHVH</sub> | I <sub>OHV</sub> =-2mA                            |                                                      | V <sub>HV</sub> –3 | —    | —    | V    |  |
| Low Level Driver Output<br>Voltage  | V <sub>OHVL</sub> |                                                   |                                                      | _                  | 3.0  | V    |      |  |

#### **AC Characteristics**

(V<sub>CC</sub>=5V, V<sub>HV</sub>=65V, Ta=25°C)

| Parameter Symbol         |                  | Condition                           | Min. | Тур. | Max. | Unit |
|--------------------------|------------------|-------------------------------------|------|------|------|------|
| CLK-DOUT Delay Time      | t <sub>PD</sub>  | See timing diagram and test circuit | —    | 100  | 150  | ns   |
| Delay Time Low to High   | t <sub>DLH</sub> | See timing diagram and test circuit | _    | 0.3  | 1    | μs   |
| Transit Time Low to High | t <sub>TLH</sub> | See timing diagram and test circuit | _    | 3    | 5    | μs   |
| Delay Time High to Low   | t <sub>DHL</sub> | See timing diagram and test circuit | _    | 0.3  | 1    | μs   |
| Transit Time High to Low | t <sub>THL</sub> | See timing diagram and test circuit | _    | 2    | 5    | μs   |







#### Test circuit



#### FUNCTIONAL DESCRIPTION

#### Notes on Use

1. The MSC1163GS is designed as an anode driver of VFD.

The data applied to the data input pin is read into the shift register at the rising edge of the clock and shifted sequencially to the shift register synchronizing with the clock.

The shift register output drives the output driver, passing through the latch and the NOR circuit.

Setting the  $\overline{\text{CL}}$  pin to "L" makes all driver outputs go into "L". This function can be used for setting display blanking.

2. The contents of the shift register are undefined after power is turned on. Therefore, two or more driver outputs may go into "H" at the same time after poweron.

To avoid this, take the following procedure:

- 1) Turn on the power of the logic portion while holding the  $\overline{\text{CL}}$  pin to "L".
- 2) Turn on the power of the driver portion.
- 3) Apply a "L" level signal to the DIN pin and send clock pulses by the specified number of grids to reset ("L") the entire contents of the shift register.

| CLK | R/L | DIN | R-1 | R-2 | R-3 | R-4 | •••• | R-40 | DOUT |
|-----|-----|-----|-----|-----|-----|-----|------|------|------|
|     | Н   | Н   | Н   | R1n | R2n | R3n |      | R39n | R39n |
|     | Н   | L   | L   | R1n | R2n | R3n |      | R39n | R39n |
|     | L   | Н   | R2n | R3n | R4n | R5n |      | Н    | R2n  |
|     | L   | L   | R2n | R3n | R4n | R5n |      | L    | R2n  |

#### **Function Table**

| CL | CHG | LS | R.X | HV0.X |
|----|-----|----|-----|-------|
| L  | Х   | Х  | Х   | L     |
| Н  | Н   | Х  | Х   | Н     |
| Н  | L   | Н  | Н   | Н     |
| Н  | L   | Н  | L   | L     |
| Н  | L   | L  | Х   | NC    |

L : Low Level, H: High Level, X: Don't Care, NC: No Change

## PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).