# **OKI** Semiconductor ML2302

#### Recording and Playback LSI with Built-in 2-Bit ADPCM2 Supported FIFO

This document contains minimum specifications. For full specifications, please contact your nearest Oki office or representative.

#### **GENERAL DESCRIPTION**

The ML2302 is a recording and playback LSI with built-in FIFO memories for buffering. It employs the new 2-bit ADPCM2 algorithm in addition to conventional 4-bit OKIADPCM and 4-bit OKIADPCM2 algorithms. The ML2302 operates at 2.7 to 3.6 V and supports a variety of applications.

#### **FEATURES**

- Built-in two 1024-bit FIFOs (one for recording, other for playback) (buffering time of 32 ms when using 8 kHz sampling frequency and 4-bit ADPCM)
- Supports five compression algorithms for recording and playback: 2-bit ADPCM2; 4/5/6/7-bit OKIADPCM2; 4-bit OKIADPCM; 8/16-bit straight PCM; 8-bit OKI Nonlinear PCM
- Source oscillation frequency 16.384 MHz
- Sampling frequency (fsam)
  - 4.0 to 16.0 kHz (OKIADPCM2)
  - 4.0 to 25.6 kHz (8-bit straight PCM)
- Supports 8-bit bus interface.
- Built-in voice level detection function (VAC)
- Built-in noise injection function
- Supports external DAC interface.
- Built-in volume control circuit

(0 dB to -30 dB: -2 dB step, -30 dB to -80 dB: -4 dB step)

- Built-in 14-bit A/D converter and 14-bit D/A converter
- Built-in low pass filter (LPF)

(recording side: analog filter, playback side: digital filter)

- Built-in speaker amplifier (100 mW, 8  $\Omega$ )
- Power supply voltage : +2.7 to +3.6 V
- Package : 64-pin plastic TQFP (TQFP64-P-1010-0.50-K) (Product name: ML2302TS) : 71-pin W – CSP

# **BLOCK DIAGRAM**



ML2302

## **PIN CONFIGURATION (TOP VIEW)**



N.C.: No Connection 64-pin plastic TQFP



71-pin W-CSP (Bottom View)



FEDL2302DIGEST-01

INDEX

## **PIN DESCRIPTIONS**

| Symbol  | Туре | Description                                                                                                                                                                                                |  |  |  |  |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| D7 to 0 |      | Bidirectional data bus.                                                                                                                                                                                    |  |  |  |  |
|         | I/O  | Command and data inputs from an external microcontroller and memory, and status and data outputs to an external microcontroller and memory.                                                                |  |  |  |  |
| WR      | I    | Write pulse input pin. This pin pulses "L" when command or voice data is input to D7 to D0 pins.                                                                                                           |  |  |  |  |
| RD      | Ι    | Read pulse input pin. This pin pulses "L" when status or voice data is output to D7 to D0.                                                                                                                 |  |  |  |  |
| CS      | I    | Accepts write pulse and read pulse when this pin is "L".                                                                                                                                                   |  |  |  |  |
| D/C     | I    | Voice data is input or output to and from D7 to D0 when this pin is "H".                                                                                                                                   |  |  |  |  |
| BUSY    | 0    | This pin outputs a "L" level during RECORDING, PLAYBACK, or PAUSE.                                                                                                                                         |  |  |  |  |
| CBUSY   | 0    | Accepts a command during this pin is "H".                                                                                                                                                                  |  |  |  |  |
|         | 0    | "H" indicates that there is no data in FIFO memory.                                                                                                                                                        |  |  |  |  |
| EMP     |      | During playback, voice synthesis starts when EMP changes to "L". Active "H" can be changed to active "L".                                                                                                  |  |  |  |  |
| MID     | 0    | "H" level indicates that there is more than half of the FIFO memory.                                                                                                                                       |  |  |  |  |
| FUL     | 0    | "H" level indicates that FIFO memory is full of data. During playback, this pin is "H" and data cannot be written in FIFO memory. During recording, data is not written after FIFO memory is full of data. |  |  |  |  |
|         |      | Active "H" can be changed to active "L".                                                                                                                                                                   |  |  |  |  |
| СН      | I    | This pin should be set at a "L" level normally and be set at a "H" level when DMA is used.                                                                                                                 |  |  |  |  |
| DREQL   | 0    | When DMA transfer is selected, "H" level DREQL outputs a signal to request a DMA transfer. Active "H" can be changed to active "L".                                                                        |  |  |  |  |
| DACKL   | I    | Input to DACKL a signal when DMA transfer is permitted by the DMA controller. when DACKL is "L", IOW and IOR signals are accepted.                                                                         |  |  |  |  |
| DAGKL   |      | Active "L" can be changed to active "H" by command input.                                                                                                                                                  |  |  |  |  |
|         |      | If DMA transfer is not used, set this pin to "H" level.                                                                                                                                                    |  |  |  |  |
| ĪOW     | I    | Write pulse Input pin to write external memory data to ML2302 during DMA transfer. If DMA transfer is not used, set this pin to "H" level.                                                                 |  |  |  |  |
| ĪOR     | I    | Read pulse input pin to read data of ML2302 during DMA transfer.                                                                                                                                           |  |  |  |  |
|         |      | If DMA transfer is not used, set this pin to "H" level.                                                                                                                                                    |  |  |  |  |
| ADSD    | I    | 16-bit serial data input pin when external A/D converter is used.                                                                                                                                          |  |  |  |  |
| DASD    | 0    | 16-bit serial data input pin when external D/A converter is used.                                                                                                                                          |  |  |  |  |
| SIOCK   | I/O  | 16-bit serial data transfer clock when external A/D or D/A converter is used.                                                                                                                              |  |  |  |  |

| Symbol              | Туре   | Description                                                                                                                                                                                                              |  |  |  |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VCK                 | I/O    | Outputs sampling frequency selected. Input pin when slave mode is selected.                                                                                                                                              |  |  |  |
| хт<br><del>ХТ</del> | і<br>0 | Oscillator connection pins. when external clock is used, input clock into XT pin and leave $\overline{XT}$ pin open. Oscillation stops during reset or power down mode. Figure (a) shows Oscillation Equivalent Circuit. |  |  |  |
| RESET               | Ι      | When this pin is "L", the LSI is initialized and AOUT is set to the GND level.                                                                                                                                           |  |  |  |
| FIFOST              | Ι      | When this pin is "L", EMP, MID, and FULL of playback FIFO can be monitored. When this pin is "H", EMP, MID, and FULL of record FIFO can be monitored.                                                                    |  |  |  |
| SG                  | 0      | Analog circuit signal ground pin. This pin is connected to GND during reset or power down mode.                                                                                                                          |  |  |  |
| MIN<br>LIN          | I      | Inverting input pin for built-in OP amplifier. Non-inverting input pin is connected to SG (Signal Ground).                                                                                                               |  |  |  |
| MOUT<br>LOUT        | 0      | MOUT is the output of internal OP amplifier to MIN, and LOUT is to LIN.                                                                                                                                                  |  |  |  |
| AOUT                | 0      | This is the output of the analog playback waveform.                                                                                                                                                                      |  |  |  |
| VOXO                | 0      | Voice level detection signal                                                                                                                                                                                             |  |  |  |
| TEST0, 8            | Ι      | Pins for testing. Set the pins to "L".                                                                                                                                                                                   |  |  |  |
| $DV_{DD}$           |        | Digital power supply pin. Insert a minimum 0.1 $\mu\text{F}$ bypass capacitor between this pin and DGND pin                                                                                                              |  |  |  |
| DGND                |        | Digital GND pin.                                                                                                                                                                                                         |  |  |  |
| $AV_{DD}$           |        | Analog power supply pin. Insert a minimum 0.1 $\mu F$ bypass capacitor between this pin and AGND pin.                                                                                                                    |  |  |  |
| AGND                |        | Analog GND pin.                                                                                                                                                                                                          |  |  |  |
| CB1                 | 0      | This pin is used to connect a capacitor for voltage multiplier power supply. Insert a 1                                                                                                                                  |  |  |  |
| CB2                 | 0      | μF capacitor between CB1 and CB2.                                                                                                                                                                                        |  |  |  |
| SPV <sub>DD</sub>   | 0      | Voltage multiplier power supply output pin for speaker amplifier.<br>Connect a 1 μF capacitor to this pin in order to stabilize the speaker amplifier circuit.                                                           |  |  |  |
| VR                  | 0      | Bias output pin for speaker amplifier. Set this pin to the GND level during reset or power down mode.                                                                                                                    |  |  |  |
| SPIN                | Ι      | Voice signal input pin for speaker amplifier.                                                                                                                                                                            |  |  |  |
| SPOUT-              | 0      | Speaker amplifier output pin. This pin outputs a signal in reverse phase to the signal that is input to the SPIN pin.                                                                                                    |  |  |  |
| SPOUT+              | 0      | Speaker amplifier output pin. This pin outputs a signal in phase to the signal that is input to the SPIN pin.                                                                                                            |  |  |  |
| 1                   |        |                                                                                                                                                                                                                          |  |  |  |

# ABSOLUTE MAXIMUM RATINGS

| Parameter                 | Symbol           | Condition | Rating                       | Unit |
|---------------------------|------------------|-----------|------------------------------|------|
| Power Supply Voltage      | V <sub>DD</sub>  |           | -0.3 to +7.0                 | V    |
| Input Voltage             | V <sub>IN</sub>  | Ta = 25°C | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Maximum Power Dissipation | PD               |           | 689.6                        | mW   |
| Temperature Storage       | T <sub>STG</sub> | —         | -55 to +155                  | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                           | Symbol           | Condition         | Rating       | Unit |
|-------------------------------------|------------------|-------------------|--------------|------|
| Power Supply Voltage                | V <sub>DD</sub>  | DGND = AGND = 0 V | +2.7 to +3.6 | V    |
| Operating Temperature               | T <sub>Op</sub>  | —                 | -10 to +70   | °C   |
| Master Clock Frequency              | f <sub>osc</sub> | —                 | 16.384       | MHz  |
| Speaker Amplifier Load<br>Impedance | R <sub>LSP</sub> | _                 | 8 to ∞       | Ω    |

#### ML2302

## **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

|                                       |                  | $(DV_{DD} = AV_{DD} = 2.7 \text{ to})$    | 3.6 V, DGND          | = AGND = 0 \ | √, Ta = −10 to       | +70°C) |
|---------------------------------------|------------------|-------------------------------------------|----------------------|--------------|----------------------|--------|
| Parameter                             | Symbol           | Condition                                 | Min.                 | Тур.         | Max.                 | Unit   |
| High-level Input<br>Voltage           | V <sub>IH</sub>  | _                                         | $0.85 	imes V_{DD}$  | —            | —                    | V      |
| Low-level Input<br>Voltage            | V <sub>IL</sub>  | _                                         | —                    | —            | $0.15 \times V_{DD}$ | V      |
| High-level Output<br>Voltage (*1, *5) | V <sub>OH1</sub> | L = -40 uA                                | V <sub>DD</sub> -0.3 | —            | _                    | V      |
| High-level Output<br>Voltage (*2, *5) | V <sub>OH2</sub> | I <sub>OH</sub> = -40 μA                  | V <sub>DD</sub> -0.3 | —            | —                    | V      |
| Low-level Output<br>Voltage (*1, *5)  | V <sub>OL1</sub> | I <sub>01</sub> = 2 mA                    | _                    | _            | 0.45                 | V      |
| Low-level Output<br>Voltage (*2, *5)  | V <sub>OL2</sub> | $I_{OL} = 2 IIIA$                         | —                    | —            | 0.8                  | V      |
| High-level Input<br>Current (*3)      | I <sub>IH1</sub> | $\mathcal{M} = \mathcal{M}$               | —                    | —            | 10                   | μA     |
| High-level Input<br>Current (*4)      | I <sub>IH2</sub> | $V_{IH} = V_{DD}$                         | —                    | —            | 20                   | μA     |
| Low-level Input<br>Current (*3)       | I <sub>IL1</sub> | V <sub>II</sub> = GND                     | -10                  | —            | —                    | μA     |
| Low-level Input<br>Current (*4)       | I <sub>IL2</sub> | V <sub>IL</sub> = GND                     | -20                  | —            | —                    | μA     |
| Operating Current<br>Consumption      | I <sub>DD</sub>  | $f_{osc} = 16 \text{ MHz}$ , without load | _                    | 15           | 20                   | mA     |
| Standby Current                       |                  | At reset, without load                    | —                    |              | 10                   | μA     |
| Consumption                           | I <sub>DDS</sub> | At power down                             | —                    | _            | 10                   | μA     |

\*1 : Applicable to input pins excluding XT pin. \*2 : Applicable to XT pin.

\*3 : Applicable to output pins excluding  $\overline{XT}$  pin.

\*4 : Applicable to  $\overline{XT}$  pin. \*5 : If an output pin is shortcircuited to  $V_{DD}$  or GND, the LSI may be damaged.

## APPLICATION CIRCUIT EXAMPLE

(1) MCU and External Interface



(2) Interface when DMA controller is Used



## PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.