CHAPTER **11** 

# Technology introduction

| 1 • | ]  Semiconductor process technology |                                                                                                           |                            |  |  |
|-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|--|--|
|     | ]-]                                 | Silicon process technology                                                                                | P. 270                     |  |  |
|     | 1-2                                 | Compound semiconductor process technology                                                                 | P. 271                     |  |  |
| 2 - | 2 Mounting/package technology       |                                                                                                           |                            |  |  |
|     | 2-1                                 | Packages for diverse needs                                                                                | P. 272                     |  |  |
|     | 2-2                                 | High-precision alignment technology                                                                       | P. 273                     |  |  |
|     |                                     |                                                                                                           |                            |  |  |
| 3 - | ME                                  | MS technology                                                                                             |                            |  |  |
| 3 • | ME                                  | MS technology<br>Etching technology                                                                       | P. 274                     |  |  |
| 3 • |                                     |                                                                                                           | P. 274<br>P. 274           |  |  |
| 3 • | 3-1                                 | Etching technology<br>Nanoimprint                                                                         |                            |  |  |
| 3 • | 3-1<br>3-2                          | Etching technology<br>Nanoimprint                                                                         | P. 274                     |  |  |
| 3 • | 3-1<br>3-2<br>3-3                   | Etching technology<br>Nanoimprint<br>Resist spray coating                                                 | P. 274<br>P. 275           |  |  |
|     | 3-1<br>3-2<br>3-3<br>3-4<br>3-5     | Etching technology<br>Nanoimprint<br>Resist spray coating<br>Bonding technology                           | P. 274<br>P. 275<br>P. 275 |  |  |
|     | 3-1<br>3-2<br>3-3<br>3-4<br>3-5     | Etching technology<br>Nanoimprint<br>Resist spray coating<br>Bonding technology<br>Through-hole electrode | P. 274<br>P. 275<br>P. 275 |  |  |

### ➤ CHAPTER || 11

# Technology introduction

### Semiconductor process technology

### 1-1 Silicon process technology

HAMAMATSU uses various types of silicon process technology to develop a wide variety of optical devices [Table 1-1].

By the photodiode process we fabricate Si photodiodes with low dark current and high UV sensitivity. The photo IC process is suitable for high-speed response photo ICs that integrate a photodiode together with a signal processing circuit. To fabricate high-speed photo ICs, a PIN bipolar process is utilized, which is for integrating a PIN photodiode and bipolar high-speed signal processing circuit onto the same chip. The image sensor process includes a CMOS process and CCD process. In the CMOS process, HAMAMATSU utilizes its advanced analog and digital circuits to fabricate sophisticated photosensors used in a wide range of fields including measurement, medical diagnosis, and security. In the CCD process, HAMAMATSU takes advantage of its own unique process control technology to fabricate image sensors having a high S/N suitable for low-light-level detection.

#### Future approaches to silicon process technology

Technology development is progressing along three major themes (process geometry shrink, photosensitive area, and process control). By merging these three technologies, HAMAMATSU aims to produce opto-semiconductors with even higher sensitivity, higher speed, and higher device integration.

#### [Table 1-1] HAMAMATSU silicon process technologies

|  | Product example | Type of process    | Features                                                                                                                                                                                                                                 |
|--|-----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  |                 | Photodiode process | <ul> <li>Wide spectral response range from UV to infrared</li> <li>Low dark current</li> <li>High UV sensitivity</li> <li>Various types of products (Si photodiodes, Si PIN photodiodes, Si photodiode arrays, Si APDs, PSDs)</li> </ul> |
|  |                 | Photo IC process   | <ul> <li>Integrated with photodiode and signal processing circuit</li> <li>Digital output or analog output</li> <li>Supports bipolar process, PIN bipolar process, and CMOS photo IC process</li> </ul>                                  |
|  | CMOS process    |                    | <ul> <li>Delivers low power consumption and high device integration</li> <li>Suitable for image sensors with a wide spectral response range from UV to infrared</li> </ul>                                                               |
|  |                 | CCD process        | <ul> <li>Front-illuminated CCD image sensors: high S/N and wide dynamic range</li> <li>Back-thinned CCD image sensors: high quantum efficiency in the UV region</li> </ul>                                                               |



[Figure 1-1] Future directions in silicon process technologies

### 1-2 Compound semiconductor process technology

Generally crystal defects are a frequent concern in compound semiconductors, unlike in silicon which is a single element. This makes epitaxial growth technology essential for obtaining good crystals. At HAMAMATSU we use technologies such as MBE/MOCVD to form good quality crystalline growth layers. We are also amassing a great deal of technical knowledge on the wet etching process.

HAMAMATSU is working to develop high-performance optical devices using the compound semiconductor process technology capable of precision processing that includes dry etching process as well as the wet etching process [Table 1-2]. Compound semiconductors such as GaAs and InP allow making semi-insulating substrates with resistance over 10000 times larger than the resistance of silicon. This kind of performance is not possible to obtain from the silicon process technology. The compound semiconductor process technology allows making electrical insulation without forming a junction, so parasitic capacitance can be held to extremely low levels. Devices with response speeds exceeding 100 GHz, which is determined by the CR time constant, can even be fabricated.

#### Future approaches to compound semiconductor process technology

The development of this technology is progressing along three major themes (enhancing functions, materials, and high-volume production). These technical areas are essential for developing and manufacturing high-performance compound semiconductor devices that provide high sensitivity and high speed. As to the materials, in particular, we are developing infrared detectors using InAsSb-based materials that do not contain Hg, Cd, or Pb which falls under environmental management substances.

| Product example        | Type of process                   | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| °                      | Compound<br>photodiode<br>process | <ul> <li>Covers UV to short-wavelength infrared regions by changing combination of In/Ga/As/P used for active layer (GaP, GaAsP: UV to visible region, GaAs: visible to near infrared region, InGaAs: near infrared, InAs: near to mid infrared)</li> <li>Available in various sizes from large active area for analytical use to small diameter of active area for high-speed optical communication</li> <li>Suitable for array, can be used for infrared imaging when utilized as image sensor active area</li> </ul> |
| 40 8 8                 | Photoconductive detector process  | <ul> <li>Near to mid infrared detection (PbS, PbSe, MCT, InSb)</li> <li>Resistance changes with incident light.</li> <li>High sensitivity</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    |
| 11.0 11 11<br>11 11 11 | LED process                       | <ul> <li>Red to near infrared light emitters</li> <li>Small emission spot diameter</li> <li>High reliability</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                 |
|                        | VCSEL process                     | <ul> <li>Red to near infrared VCSEL</li> <li>Ultra-high speed, high output</li> <li>Suitable for array</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                       |

#### [Table 1-2] HAMAMATSU compound semiconductor process technologies

#### Technology introduction

#### [Figure 1-2] Future directions in compound semiconductor

#### process technology



### 2. Mounting/package technology

### 2-1 Packages for diverse needs

HAMAMATSU offers a diverse lineup of packages to meet a wide range of market needs [Figure 2-1]. Metal packages are widely used in applications requiring high reliability. Ceramic packages are utilized for general-purpose applications, while plastic packages are used in applications where low cost is essential. Special type packages include square metal packages used in thermoelectrically cooled CCD area image sensors, etc. A wide lineup of packages is also available for surface mounting. For applications where small and thin devices are particularly required, we supply COB (chip on board) and thin plastic packages like those shown in Figure 2-2.

#### [Figure 2-1] Package examples (a) Metal package



TO-CAN

(c) Plastic package



Standard type

#### (e) Coupled to scintillator





Square metal



COB (chip on board)

(f) Long, narrow type



#### (b) Ceramic package



Standard type



#### (g) Flip-chip bonding



Flip-chip bonding is a mounting technology where an inverted chip is directly connected to a board, etc. by using solder bumps. The flip-chip bonding saves a great deal of space and also upgrades device performance.

000

Surface mount type

11





#### High-precision alignment technology 2 - 2

In optical communications devices, the optical loss at the coupling point between the optical fiber and photodiode has to be reduced. Therefore, high-precision alignment on the submicron level is essential. HAMAMATSU uses the following procedure for this alignment task.

- ① Set the photodiode and holder in the alignment system.
- (2) Move the photodiode toward the holder.
- ③ Move the photodiode a little at a time, and search for the position where sensitivity is highest.
- (4) Apply UV-curing resin to the coupling point.
- (5) Cure (harden) the resin using a UV light source.

#### [Figure 2-3] Optical fiber and photodiode alignment



KIRDC0085EA

KMPDA0211EA

#### [Figure 2-4] Photodiode alignment profile example



KIRDB0422EA

Technology introduction

## 3. MEMS technology

Silicon MEMS (micro-electro-mechanical systems) technology is drawing much attention as a technology capable of innovating opto-semiconductor functions. Here we introduce some of our MEMS technology.

### <sup>3 - 1</sup> Etching technology

In addition to isotropic etching (same amount of etching in all directions) used in fabricating conventional semiconductors, MEMS technology utilizes anisotropic etching and sacrificial layer etching.

#### Anisotropic etching

Unlike isotropic etching, anisotropic etching is a technique for etching material in specified directions.

#### (1) Alkaline etching

This technique uses potassium hydroxide and TMAH (tetra methyl ammonium hydroxide) solutions to perform anisotropic etching by utilizing the difference in etching speed on the crystalline surface of the silicon wafer. A silicon wafer having a (100) crystal plane is generally used, and etching is performed on square aperture patterns formed along lines where a (111) crystal plane and the wafer surface intersect. This makes a (111) crystal plane with approx. 55 degree angles appear. Because of single-crystal processing, alkaline etching offers highly precise etching and so is used for fabricating thin active areas, forming V-grooves for passive alignment, and for MEMS packages, etc.

#### [Figure 3-1] V-grooves formed by alkaline etching



#### (2) Deep etching

Deep etching is a technique for isolating elements and forming actuators, etc. by dry etching in the perpendicular direction. Etching depth can extend from a few dozen to several hundred micrometers. The Bosch process is used to carry out deep etching. The Bosch process is a method for etching by switching between an etching gas (such as SF6) and a film protection gas (such as C4F8) for etching groove side walls.

#### [Figure 3-2] Trenches made by deep etching



#### Sacrificial layer etching

Sacrificial layer etching is a technique for fabricating hollow structures by etching only specified layers. This etching technique is utilized for forming special thin-film active areas and for actuator moving parts. Figure 3-3 shows movable comb-teeth formed using an SOI (silicon on insulator) wafer. The buried oxide film exposed after the deep etching is then formed by sacrificial layer etching. In a microbolometer, a hollow thin-film active area is formed by sacrificial layer etching after patterning the active area.

#### [Figure 3-3] Hollow movable comb-teeth formed by sacrificial layer etching



### 3-2 Nanoimprint

Nanoimprint is a new technique applicable for forming nanometer-scale structures and for nanolithography. In this method, UV-curing resin is coated onto a substrate, a quartz pattern (mold or template) formed with fine structures is pressed onto that substrate, and UV light is then irradiated to transfer the fine structures to the resin. Nanoimprint allows fabricating fine optical components with highly detailed patterns. [Figure 3-4] Nanoimprint example



### <sup>3-3</sup> Resist spray coating

Metal wiring layers and insulator films sometimes need to be etched after cavities and grooves are formed by alkaline etching, etc. Conventional spin coating cannot apply resist uniformly to those grooves and surrounding areas. Therefore, in those cases, a resist diluted into a solution is sprayed onto the grooves by a spray nozzle. This method allows forming patterns on structures with grooves.

#### [Figure 3-5] Resist spray coating example



### 3-4 Bonding technology

Wafer bonding and chip-to-chip bonding are indispensable techniques for WLP (wafer level packages) and for achieving even higher integration in devices in the future.

#### ▶ Wafer direct bonding

Wafer direct bonding is a technique for bonding wafers with a high degree of sealing without using adhesives.

Wafer direct bonding includes anodic bonding and roomtemperature bonding. Anodic bonding is a technique for covalently bonding a silicon wafer to alkaline glass at their interface by applying an electrical field at a high temperature. Room-temperature bonding is a technique for bonding wafers together by performing surface processing between the wafers and applying pressure to them in a vacuum.

#### ▶ Fine pitch bump bonding

When forming a photosensor and a circuit together monolithically is difficult, as in compound optosemiconductors, a compound opto-semiconductor chip must be electrically connected to a silicon readout IC. For example, in the case of an infrared two-dimensional image sensor (640  $\times$  512 pixels), 327680 indium bump electrodes per chip are formed at an approx. 20 µm pitch, and the sensor chip is then jointed to the readout IC chip by high-precision flip-chip bonding.

#### [Figure 3-6] 20 µm pitch indium bump electrodes



### 3-5 Through-hole electrode

A through-hole electrode is an electrical connection passing through the silicon wafer, which allows the electrode of an optical device formed on the silicon wafer surface to extend to the backside of the wafer. This through-hole electrode is formed by deep etching and insulating, and by forming electrodes.

Through-hole electrode connections and bonding technology are indispensable techniques in order to achieve higher integration of optical sensors, component mounting on active areas, and WLP.

#### [Figure 3-7] Image sensor through-hole electrode example



Technology introduction

## 4. Hybrid technology

### 4 - 1 Ultra-compact mini-spectrometers

Conventional spectrometers are large and rather high in cost. We have provided mini-spectrometers that are handy and easy to use. Now we offer an even smaller mini-spectrometer. It is an ultra-compact mini-spectrometer reduced to nearly thumb size. This ultra-compact mini-spectrometer will expand spectrometer applications to include tasks such as color management in color printers and LCD monitors.

Figure 4-1 shows the internal structure of the ultra-compact mini-spectrometer. Elemental technologies for fabricating ultracompact mini-spectrometers include technologies for replicating a grating and for fabricating an entrance slit in the image sensor chip. The technology for replicating a grating makes use of nanoimprint, which transfers an engraved grating pattern onto a glass body. UV-curing resin (replica resin) is attached near the top of a condenser lens, and the grating is replicated on the lens by pressing the grating pattern against the resin while simultaneously irradiating it with UV light [Figure 4-2].

The technique for fabricating an entrance slit in the image sensor chip involves etching that forms an entrance slit precisely aligned using the same photomask as the image sensor. This ultra-compact mini-spectrometer has an internal CMOS linear image sensor made by HAMAMATSU with functions and characteristics suitable for spectrometers.



Technology introduction

11

Lens Grating made by nanoimprint

KACCC0458EA

#### [Figure 4-2] Replication of grating

Diffracted light



#### KACCC0459EA

### 4-2 CsI(TI) direct-deposition type flat panel sensors

CsI(Tl) direct-deposition type flat panel sensors are highly sensitive digital X-ray image sensors in which CsI(Tl) is directly deposited on the large area CMOS image sensor. Directly depositing a scintillator material comprised of CsI(Tl) needle-like crystal, which converts X-rays into light, onto the sensor chip helps reduce effects from light scattering and coupling loss occurring between the chip and the scintillator, thereby improving the image resolution and sensitivity.

#### [Figure 4-3] Needle-like crystal of CsI(Tl)



#### [Figure 4-4] Cross section of CsI(TI) direct-deposition type flat panel sensor



KACCC0270E4

深圳商斯达实业专用电路与单片机部是专业开发、设计、生产、代理、经销专用电路(ASIC)

和单片机配套产品,温度、湿度、语音、报警、计时、计步、测速、调光、游戏、新特优等专用 芯片和模组;专用电路、微控制器、DSP、语音系统开发、设计、测试、仿真工具,为消费电子、 通信、家电、防盗报警厂家提供专业服务。产品主要有:1、温度计电路、体温计电路、湿度计 电路、时钟温湿度计电路、计时钟控电路、计步运动表电路、测速电路、调光电路、游戏电路、 防盗报警电路、遥控电路、钟表电路、闪灯电路、计数电路、语音电路等专用芯片和模组,为三 资企业、外贸出口企业提供完整配套服务;2、带LED 闪烁电路、声效电路、玩具钢琴电路、音 乐音效电路、灯串电路、风扇控制电路、计算器电路、万年历电路、汇率转换电路、玩具声光电 路、遥控编解码电路、红外线遥控电路、无线遥控电路及配件、语音录放电路、圣诞灯电路、热 释电控制器(人体感应)电路等专用芯片和配套模组.

更多产品请看本公司产品专用销售网站:

商斯达中国传感器科技信息网: http://www.sensor-ic.com/

商斯达工控安防网: http://www.pc-ps.net/

商斯达电子 元器件网: http://www.sunstare.com/

商斯达微波光电产品网:HTTP://www.rfoe.net/

商斯达消费电子产品网://www.icasic.com/

商斯达实业科技产品网://www.sunstars.cn/

#### 传感器销售热线:

地址:深圳市福田区福华路福庆街鸿图大厦1602室

电话: 0755-83387016 83387030 83398389 83600266

传真: 0755-83376182 (0) 13902971329 MSN: SUNS8888@hotmail.com

邮编: 518033 E-mail:szss20@163.com QQ: 195847376

深圳赛格展销部: 深圳华强北路赛格电子市场 2583 号 电话: 0755-83665529 25059422 技术支持: 0755-83394033 13501568376

欢迎索取免费详细资料、设计指南和光盘;产品凡多,未能尽录,欢迎来电查询。 北京分公司:北京海淀区知春路 132 号中发电子大厦 3097 号

TEL: 010-81159046 82615020 13501189838 FAX: 010-62543996

上海分公司:上海市北京东路 668 号上海賽格电子市场 2B35 号

TEL: 021-28311762 56703037 13701955389 FAX: 021-56703037 西安分公司: 西安高新开发区 20 所(中国电子科技集团导航技术研究所)

西安劳动南路 88 号电子商城二楼 D23 号

TEL: 029-81022619 13072977981 FAX:029-88789382